# Freescale Semiconductor Data Sheet: Technical Data Document Number: PXD10 Rev. 1, 09/2011 # **PXD10** 416 TEPBGA 27 mm x 27 mm 208 LQFP 28 mm x 28 mm # PXD10 Microcontroller Data Sheet The PXD10 family represents a new generation of 32-bit microcontrollers based on the Power Architecture<sup>®</sup>. These devices provide a cost-effective, single chip display solution for the industrial market. An integrated TFT driver with digital video input ability from an external video source, significant on-chip memory, and low power design methodologies provide flexibility and reliability in meeting display demands in rugged environments. The advanced processor core offers high performance processing optimized for low power consumption, operating at speeds as high as 64 MHz. The family itself is fully scalable from 512 KB to 1 MB internal flash memory. The memory capacity can be further expanded via the on-chip QuadSPI serial flash controller module. The PXD10 family platform has a single level of memory hierarchy supporting on-chip SRAM and flash memories. The 1 MB flash version features 160 KB of on-chip graphics SRAM to buffer cost effective color TFT displays driven via the on-chip Display Control Unit (DCU). See Table 1 for specific memory size and feature sets of the product family members. The PXD10 family benefits from the extensive development infrastructure for Power Architecture devices, which is already well established. This includes full support from available software drivers, operating systems, and configuration code to assist with users' implementations. See Section 3, Developer support, for more information. | • | 176 LQFP<br>24 mm x 24 mm | |---|---------------------------| | | | | 1 | Over | view | |---|-------|--------------------------------------------------------------------------| | | 1.1 | Document overview | | | 1.2 | Description | | | 1.3 | Device comparison | | | 1.4 | PXD10 series blocks | | | 1.5 | PXD10 features | | | 1.6 | Details | | 2 | Pino | ut and signal descriptions27 | | | 2.1 | 144 LQFP package pinouts | | | 2.2 | 176 LQFP package pinout | | | 2.3 | Pad configuration during reset phases | | | 2.4 | Voltage supply pins30 | | | 2.5 | Pad types | | | 2.6 | System pins | | | 2.7 | Debug pins | | | 2.8 | Port pin summary | | 3 | Elect | rical characteristics55 | | | 3.1 | Introduction55 | | | 3.2 | Parameter classification | | | 3.3 | NVUSRO register | | | 3.4 | Absolute maximum ratings | | | 3.5 | Thermal characteristics 62 | | | 3.6 | Electromagnetic compatibility (EMC) characteristics 65 | | | 3.7 | Power management electrical characteristics 67 | | | 3.8 | I/O pad electrical characteristics | | | 3.9 | SSD specifications | | | 3.10 | RESET electrical characteristics | | | 3.11 | Fast external crystal oscillator (4–16 MHz) electrical characteristics87 | | | 3.12 | Slow external crystal oscillator (32 KHz) electrical characteristics89 | | | 3.13 | FMPLL electrical characteristics | | | 3.14 | Fast internal RC oscillator (16 MHz) electrical characteristics 92 | | | 3.15 | Slow internal RC oscillator (128 kHz) electrical characteristics92 | | | 3.16 | Flash memory electrical characteristics | | | 3.17 | ADC electrical characteristics | | | 3.18 | LCD driver electrical characteristics | | | 3.19 | Pad AC specifications102 | | | 3.20 | AC timing | | 4 | | age mechanical data122 | | | 4.1 | 144 LQFP122 | | | 4.2 | 176 LQFP | | 5 | | ring information | | 6 | Revis | sion history | ### 1.1 Document overview This document describes the device features and highlights important electrical and physical characteristics. For functional characteristics, see the *PXD10 Microcontroller Reference Manual*. # 1.2 Description The PXD10 family of chips is designed to enable the development of industrial HMI applications by providing a single-chip solution capable of hosting real-time applications and driving a TFT display directly using an on-chip color TFT display controller. PXD10 chips incorporate a cost-efficient host processor core compliant with the Power Architecture embedded category. The processor is 100% user-mode compatible with the Power Architecture and capitalizes on the available development infrastructure of current Power Architecture devices with full support from available software drivers, operating systems and configuration code to assist with users' implementations. Offering high performance processing at speeds up to 64 MHz, the PXD10 family is optimized for low power consumption and supports a range of on-chip SRAM and internal flash memory sizes. The version with 1 MB of flash memory (PXD1010) features 160 KB of on-chip graphics SRAM. See Table 1 for specific memory and feature sets of the product family members. # 1.3 Device comparison Table 1. PXD10 family feature set | Feature | PXD1005 | PXD1010 | | | | | |--------------------------------|-------------|---------|--|--|--|--| | CPU | e200z0h | | | | | | | Execution speed | Static – 64 | MHz | | | | | | Flash (ECC) | 512 KB | 1 MB | | | | | | EEPROM Emulation Block (ECC) | 4 × 16 I | KB | | | | | | RAM (ECC) | 48 KE | 3 | | | | | | Graphics RAM | No | 160 KB | | | | | | MPU | 12 enti | ry | | | | | | eDMA | 16 chann | nels | | | | | | Display Control Unit (DCU) | No | Yes | | | | | | Parallel Data Interface | No | Yes | | | | | | Stepper Motor Controller (SMC) | 6 motors | | | | | | | Stepper Stall Detect (SSD) | Yes | | | | | | | Sound Generation Logic (SGL) | Yes | | | | | | PXD10 Microcontroller Data Sheet, Rev. 1 Table 1. PXD10 family feature set (continued) | Feature | PXD1005 | PXD1010 | | | | | | |-----------------------------------------------------|-------------------------|------------------------------------------------|--|--|--|--|--| | LCD driver | 64 × 6 | 40 × 4, 38 × 6 | | | | | | | 32 kHz slow external crystal oscillator | Yes | | | | | | | | Real-Time Counter and Autonomous Periodic Interrupt | Y | es | | | | | | | Periodic Interrupt Timer (PIT) | 4 ch, | 32-bit | | | | | | | Software Watchdog Timer (SWT) | Y | es | | | | | | | System Timer Module (STM) | 4 ch, | 32-bit | | | | | | | Timed I/O (eMIOS) | 8 ch, 16- | bit IC/OC | | | | | | | | 16 ch, 16-bit PWM/IC/OC | | | | | | | | ADC | 16 channels, 10-bit | | | | | | | | CAN (64 Mailboxes) | 2 × | CAN | | | | | | | CAN Sampler | Y | es | | | | | | | SCI | 2 × l | JART | | | | | | | SPI | 2 × SPI | 3 × SPI | | | | | | | QuadSPI Serial Flash Interface | No | Yes | | | | | | | I <sup>2</sup> C | 2 | 4 | | | | | | | GPIO | 105 | 105 (144-pin package)<br>133 (176-pin package) | | | | | | | Debug | Nexus 1 | Nexus 2+ | | | | | | | Package | 144 LQFP | 144 LQFP<br>176 LQFP | | | | | | ### 1.4 PXD10 series blocks ### 1.4.1 Block diagram Figure 1 shows a high-level block diagram of the PXD10 series. Figure 1. PXD10 series block diagram ### 1.5 PXD10 features ### 1.5.1 Summary - Single issue, 32-bit Power Architecture technology compliant CPU core complex (e200z0h) - Compatible with Power Architecture instruction set - Includes variable length encoding (VLE) instruction set for smaller code size footprint; with the encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction over conventional Book E compliant code - On-chip ECC flash memory with flash controller - As much as 1 MB primary flash—two 512 KB modules with prefetch buffer and 128-bit data access port - 64 KB data flash—separate 4×16 KB flash block for EEPROM emulation with prefetch buffer and 128-bit data access port - As much as 48 KB on-chip ECC SRAM with SRAM controller - As much as 160 KB on-chip non-ECC graphics SRAM with SRAM controller - Memory Protection Unit (MPU) with as many as 12 region descriptors and 32-byte region granularity to provide basic memory access permission - Interrupt Controller (INTC) with as many as 127 peripheral interrupt sources and eight software interrupts - Two Frequency-Modulated Phase-Locked Loops (FMPLLs) - Primary FMPLL provides a 64 MHz system clock - Auxiliary FMPLL is available for use as an alternate, modulated or non-modulated clock source to eMIOS modules and as alternate clock to the DCU for pixel clock generation - Crossbar switch architecture enables concurrent access of peripherals, flash memory or RAM from multiple bus masters (AMBA 2.0 v6 AHB) - 16-channel Enhanced Direct Memory Access controller (eDMA) with multiple transfer request sources using a DMA channel multiplexer - Boot Assist Module (BAM) supports internal flash programming via a serial link (FlexCAN or LINFlex) - Display Control Unit to drive TFT LCD displays - Includes processing of as many as four planes that can be blended together - Offers a direct unbuffered hardware bit-blitter of as many as 16 software-configurable dynamic layers in order to drastically minimize graphic memory requirements and provide fast animations - Programmable display resolutions are available up to WVGA - Parallel Data Interface (PDI) for digital video input - LCD segment driver module with two software programmable configurations: - As many as 40 frontplane drivers and four backplane drivers - As many as 38 frontplane drivers and six backplane drivers - Stepper Motor Controller (SMC) module with high-current drivers for as many as six stepper motors driven in full dual H-Bridge configuration including full diagnostics for short circuit detection - Stepper motor return-to-zero and stall detection module - Sound generation and playback utilizing PWM channels and eDMA; supports monotonic and polyphonic sound - 24 eMIOS channels providing as many as 16 PWM and 24 input capture / output compare channels - 10-bit Analog-to-Digital Converter (ADC) - Maximum conversion time of 1 μs - As many as 16 internal channels, expandable to 23 via external multiplexing - As many as two Serial Peripheral Interface (DSPI) modules for full-duplex, synchronous, communications with external devices (extendable to include up to 8 multiplexed external channels) - QuadSPI serial flash memory controller supporting single, dual and quad modes of operation to interface to external serial flash memory. QuadSPI can be configured to function as another DSPI module. - Two Local Interconnect Network Flexible (LINFlex) controller modules capable of autonomous message handling (master), autonomous header handling (slave mode), and UART support. Compliant with LIN protocol rev 2.1 - Two full CAN 2.0B controllers with 64 configurable buffers each; bit rate programmable as fast as 1 Mbit/s - As many as four inter-integrated circuit (I<sup>2</sup>C) internal bus controllers with master/slave bus interface - As many as 133 configurable general purpose pins supporting input and output operations - Real Time Counter (RTC) with multiple clock sources: - 128 kHz slow internal RC oscillator or 16 MHz fast internal RC oscillator supporting autonomous wakeup with 1 ms resolution with maximum timeout of 2 seconds - 32 KHz slow external crystal oscillator, supporting wakeup with 1 s resolution and maximum timeout of one hour - 4–16 MHz fast external crystal oscillator - System timers: - Four-channel 32-bit System Timer Module (STM)—included in processor platform - Four-channel 32-bit Periodic Interrupt Timer (PIT) module - Software Watchdog Timer (SWT) - System Integration Unit (SIU) module to manage resets, external interrupts, GPIO and pad control - System Status and Configuration Module (SSCM) to provide information for identification of the device, last boot mode, or debug status and provides an entry point for the censorship password mechanism - Clock Generation Module (MC\_CGM) to generate system clock sources and provide a unified register interface, enabling access to all clock sources - Clock Monitor Unit (CMU) to monitor the integrity of the main crystal oscillator and the PLL and act as a frequency meter, measuring the frequency of one clock source and comparing it to a reference clock - Mode Entry Module (MC\_ME) to control the device power mode, i.e., RUN, HALT, STOP, or STANDBY, control mode transition sequences, and manage the power control, voltage regulator, clock generation and clock management modules - Reset Generation Module (MC\_RGM) to manage reset assertion and release to the device at initial power-up - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus standard - Device/board boundary-scan testing supported per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1) - On-chip voltage regulator controller for regulating the 3.3 or 5 V supply voltage down to 1.2 V for core logic (requires external ballast transistor) - The PXD10 microcontrollers are offered in the following packages:<sup>1</sup> - 144 LQFP, 0.5 mm pitch, $20 \text{ mm} \times 20 \text{ mm}$ outline - 176 LQFP, 0.5 mm pitch, $24 \text{ mm} \times 24 \text{ mm}$ outline ### 1.6 Details ### 1.6.1 Low-power operation PXD10 devices are designed for optimized low-power operation and dynamic power management of the core processor and peripherals. Power management features include software-controlled clock gating of peripherals and multiple power domains to minimize leakage in low-power modes. There are two static low-power modes, STANDBY and STOP, and two dynamic power modes—RUN and HALT. Both low power modes use clock gating to halt the clock for all or part of the device. The STANDBY mode also uses power gating to automatically turn off the power supply to parts of the device to minimize leakage. STANDBY mode turns off the power to the majority of the chip to offer the lowest power consumption mode. The contents of the cores, on-chip peripheral registers and potentially some of the volatile memory are lost. STANDBY mode is configurable to make certain features available with the disadvantage that these consume additional current: - It is possible to retain the contents of the full RAM or only 8 KB. - It is possible to enable the internal 16 MHz or 128 kHz RC oscillator, the external 4–16 MHz oscillator, or the external 32 KHz oscillator. - It is possible to keep the LCD module active. PXD10 Microcontroller Data Sheet, Rev. 1 <sup>1.</sup> See the device comparison table or orderable parts summary for package offerings for each device in the family. The device can be awakened from STANDBY mode via from any of as many as 19 I/O pins, a reset or from a periodic wake-up using a low power oscillator. STOP mode maintains power to the entire device allowing the retention of all on-chip registers and memory, and providing a faster recovery low power mode than the lowest STANDBY mode. There is no need to reconfigure the device before executing code. The clocks to the core and peripherals are halted and can be optionally stopped to the oscillator or PLL at the expense of a slower start-up time. STOP is entered from RUN mode only. Wake-up from STOP mode is triggered by an external event or by the internal periodic wake-up, if enabled. RUN modes are the main operating mode where the entire device can be powered and clocked and from which most processing activity is done. Four dynamic RUN modes are supported—RUN0 - RUN3. The ability to configure and select different RUN modes enables different clocks and power configurations to be supported with respect to each other and to allow switching between different operating conditions. The necessary peripherals, clock sources, clock speed and system clock prescalers can be independently configured for each of the four RUN modes of the device. HALT mode is a reduced activity, low power mode intended for moderate periods of lower processing activity. In this mode the core system clocks are stopped but user-selected peripheral tasks can continue to run. It can be configured to provide more efficient power management features (switch-off PLL, flash memory, main regulator, etc.) at the cost of longer wake up latency. The system returns to RUN mode as soon as an event or interrupt is pending. Table 1 summarizes the operating modes of PXD10 devices. Table 1. Operating mode summary<sup>1</sup> | | SOC features | | | | Clock sources | | | | dn | | | | | Wak | e-up ti | me <sup>2</sup> | | | | | | |--------------------|--------------|------------------|-------|-----------------|---------------|----------|---------------|------------|-------|-------------|--------------|-----------------|---------------|-----------|---------------|-----------------|----------------|-------------------|----------|--------------|------------------| | Operating<br>modes | Core | Peripherals | Flash | RAM | Graphics RAM | Main PLL | Auxiliary PLL | 16 MHz IRC | X OSC | 128 kHz IRC | 32 KHz X OSC | Periodic Wake-u | Wake-up input | VREG mode | VREG start-up | IRC Wake-up | Flash Recovery | OSC Stabilization | PLL Lock | S/W Reconfig | Mode switch over | | RUN | On | OP | OP | On | On | OP | OP | On | OP | On | OP | _ | _ | FP | _ | _ | _ | _ | _ | _ | _ | | HALT | CG | OP | OP | On | On | OP | OP | On | OP | On | OP | OP | OP | FP | _ | _ | _ | _ | _ | _ | TBD | | STOP | CG | CG | CG | On | On | CG | CG | OP | OP | On | OP | OP | OP | LP | 50 µs | 4 µs | 20 µs | 1ms | 200 µs | _ | 24 µs | | STANDBY | Off | Off <sup>3</sup> | Off | CG <sup>4</sup> | Off | Off | Off | OP | OP | On | OP | OP | OP | LP | 50 µs | 8 µs | 100 µs | 1ms | 200 µs | Var | 28 µs | | | Off | Off | Off | 8K <sup>5</sup> | Off | Off | Off | OP | OP | On | OP | OP | OP | LP | 50 µs | 8 µs | 100 µs | 1ms | 200 µs | Var | 28 µs | | POR | | | | | | | | | | | | | | | 500 µs | 8 µs | 100 µs | 1ms | 200 µs | | BAM | NOTES: Table Key: On-Powered and clocked OP—Optionally configurable to be enabled or disabled (clock gated) CG—Clock Gated, Powered but clock stopped Off—Powered off and clock gated FP-VREG Full Performance mode LP—VREG Low Power mode, reduced output capability of VREG but lower power consumption Var—Variable duration, based on the required reconfiguration and execution clock speed BAM—Boot Assist Module Software and Hardware used for device start-up and configuration - A high level summary of some key durations that need to be considered when recovering from low power modes. This does not account for all durations at wake up. Other delays will be necessary to consider including, but not limited to the external supply start-up time. - IRC Wake-up time must not be added to the overall wake-up time as it starts in parallel with the VREG. - All other wake-up times must be added to determine the total start-up time - The LCD can optionally be kept running while the device is in STANDBY mode. - <sup>4</sup> All of the RAM contents is retained, but not accessible in STANDBY mode. - <sup>5</sup> 8 KB of the RAM contents is retained, but not accessible in STANDBY mode. Additional notes on low power operation: - Fast wake-up using the on-chip 16 MHz internal RC oscillator allows rapid execution from RAM on exit from low power modes - The 16 MHz internal RC oscillator supports low speed code execution and clocking of peripherals when it is selected as the system clock and can also be used as the PLL input clock source to provide fast start-up without the external oscillator delay - PXD10 devices include an internal voltage regulator that includes the following features: - Regulates input to generate all internal supplies - Manages power gating - Low power regulators support operation when in STOP and STANDBY modes to minimize power consumption - Startup on-chip regulators in <50 μs for rapid exit of STOP and STANDBY modes - Low voltage detection on main supply and 1.2 V regulated supplies ### 1.6.2 e200z0h core processor The e200z0h processor is similar to other processors in the e200zx series but supports only the VLE instruction set and does not include the signal processing extension for DSP applications or a floating point unit. The e200z0h has all the features of the e200z0 plus: - Branch acceleration using Branch Target Buffer (BTB) - Supports independent instruction and data accesses to different memory subsystems, such as SRAM and Flash memory via independent Instruction and Data BIUs The e200z0h processor uses a four stage in-order pipeline for instruction execution. The Instruction Fetch (stage 1), Instruction Decode/Register file Read/Effective Address Calculation (stage 2), Execute/Memory Access (stage 3), and Register Writeback (stage 4) stages operate in an overlapped fashion, allowing single clock instruction execution for most instructions. The integer execution unit consists of a 32-bit Arithmetic Unit (AU), a Logic Unit (LU), a 32-bit Barrel shifter (Shifter), a Mask-Insertion Unit (MIU), a Condition Register manipulation Unit (CRU), a Count-Leading-Zeros unit (CLZ), an 8 × 32 Hardware Multiplier array, result feed-forward hardware, and a hardware divider. Most arithmetic and logical operations are executed in a single cycle with the exception of the divide and multiply instructions. A Count-Leading-Zeros unit operates in a single clock cycle. The Instruction Unit contains a PC incrementer and a dedicated Branch Address adder to minimize delays during change of flow operations. Branch target prefetching from the BTB is performed to accelerate certain taken branches. Sequential prefetching is performed to ensure a supply of instructions into the execution pipeline. Branch target prefetching is performed to accelerate taken branches. Prefetched instructions are placed into an instruction buffer capable of holding four instructions. Conditional branches not taken execute in a single clock. Branches with successful target prefetching have an effective execution time of one clock on e200z0h. All other taken branches have an execution time of two clocks. Memory load and store operations are provided for byte, halfword, and word (32-bit) data with automatic zero or sign extension of byte and halfword load data as well as optional byte reversal of data. These instructions can be pipelined to allow effective single cycle throughput. Load and store multiple word instructions allow low overhead context save and restore operations. The load/store unit contains a dedicated effective address adder to allow effective address generation to be optimized. Also, a load-to-use dependency does not incur any pipeline bubbles for most cases. The Condition Register unit supports the condition register (CR) and condition register operations defined by the Power Architecture. The condition register consists of eight 4-bit fields that reflect the results of certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions, and provide a mechanism for testing and branching. Vectored and autovectored interrupts are supported. Hardware vectored interrupt support is provided to allow multiple interrupt sources to have unique interrupt handlers invoked with no software overhead. The CPU includes support for Variable Length Encoding (VLE) instruction enhancements. This allows the classic PowerPC instruction set to be represented by a modified instruction set made up from a mixture of 16-bit and 32-bit instructions. This results in a significantly smaller code size footprint without affecting performance noticeably. The CPU core is enhanced by an additional interrupt source—Non Maskable Interrupt. This interrupt source is routed directly from package pins, via edge detection logic in the SIU to the CPU, bypassing the Interrupt Controller completely. Once the edge detection logic is programmed, it can not be disabled, except by reset. The Non Maskable Interrupt is, as the name suggests, completely un-maskable and when asserted will always result in the immediate execution of the respective interrupt service routine. The Non maskable interrupt is not guaranteed to be recoverable. The CPU core has an additional 'Wait for Interrupt' instruction that is used in conjunction with low power STOP mode. When Low Power Stop mode is selected, this instruction is executed to allow the system clock to be stopped. An external interrupt source or the system wake-up timer is used to restart the system clock and allow the CPU to service the interrupt. ### Additional features include: - Load/store unit - 1-cycle load latency - Misaligned access support - No load-to-use pipeline bubbles - Thirty-two 32-bit general purpose registers (GPRs) - Separate instruction bus and load/store bus Harvard architecture - Reservation instructions for implementing read-modify-write constructs - Multi-cycle divide (divw) and load multiple (lmw) store multiple (smw) multiple class instructions, can be interrupted to prevent increases in interrupt latency - Extensive system development support through Nexus debug port # 1.6.3 Display Control Unit (DCU) The DCU is a display controller designed to drive TFT LCD displays capable of driving up to WQVGA resolution screens with 16 layers and 4 planes with real time alpha-blending. The DCU generates all the necessary signals required to drive the display: up to 24-bit RGB data bus, Pixel Clock, Data Enable, Horizontal-Sync and Vertical-Sync. Internal memory resource of the PXD10 allows to easily handle complex graphics contents (pictures, icons, languages, fonts) on a color TFT panel in up to Wide Quarter Video Graphics Array (WQVGA) sizes. All the data fetches from internal and/or external memory are performed by the internal four-channel DMA of the DCU providing a high speed/low latency access to the system backbone. Control Descriptors (CDs) associated with each layer enable effective merging of different resolutions into one plane to optimize use of internal memory buffers. A layer may be constructed from graphic content of various resolutions including 1bpp, 2bpp, 4bpp, 8bpp, 16bpp, 24bpp and 24bpp+alpha. The ability of the DCU to handle input data in resolutions as low as 1bpp, 2bpp and 4bpp enables a highly efficient use of internal memory resources of the PXD10. A special tiled mode can be enabled on any of the 16 layers to repeat a pattern optimizing graphic memory usage. A hardware cursor can be managed independently of the layers at blending level increasing the efficient use of the internal DCU resources. To secure the content of all critical information to be displayed, a safety mode can be activated to check the integrity of critical data along the whole system data path from the memory to the TFT pads. The DCU features the following: - Display color depth: up to 24 bpp - Generation of all RGB and control signals for TFT - Four-plane blending - Maximum number of Input Layers: 16 (fixed priority) - Dynamic look-up table (color and gamma look-up) - $\alpha$ -blending range: as many as 256 levels - Transparency Mode - Gamma Correction - Tiled mode on all the layers - Hardware cursor - Critical display content integrity monitoring for functional safety support - Internal Direct Memory Access (DMA) module to transfer data from internal and/or external memory. # 1.6.4 Parallel Data Interface (PDI) The PDI is a digital interface used to receive external digital video or graphic content into the DCU. The PDI input is directly injected into the DCU background plane FIFO. When the PDI is activated, all the DCU synchronization is extracted from the external video stream to guarantee the synchronization of the two video sources. ### The PDI can be used to: - Connect a video camera output directly to the PDI - Connect a secondary display driver as slave with a minimum of extra cost - Connect a device gathering various Video sources - Provide flexibility to allow the DCU to be used in slave mode (external synchronization) ### The PDI features the following: - Supported color modes: - 8-bit mono - 8-bit color multiplexed - RGB565 - 16-bit/18-bit RAW color - Supported synchronization modes: - Embedded ITU-R BT.656-4 (RGB565 mode 2) - HSYNC, VSYNC - Data Enable - Direct interface with DCU background plane FIFO - Synchronization generation for the DCU # 1.6.5 Liquid Crystal Display (LCD) driver The LCD driver module has two configurations allowing a maximum of 160 or 228 LCD segments: - As many as 40 frontplane drivers and four backplane drivers - As many as 38 frontplane drivers and six backplane drivers Each segment is controlled and can be masked by a corresponding bit in the LCD RAM. Four to six multiplex modes (1/1, 1/2, 1/3, 1/4, 1/5, 1/6 duty), and three bias (1/1, 1/2, 1/3) methods are available. All frontplane and backplane pins can be multiplexed with other port functions. ### The LCD driver module features the following: - Programmable frame clock generator from different clock sources: - System clock - Internal RC oscillator - Programmable bias voltage level selector - On-chip generation of all output voltage levels PXD10 Microcontroller Data Sheet, Rev. 1 - LCD voltage reference taken from main 5V supply - LCD RAM - Contains the data to be displayed on the LCD - Data can be read from or written to the display RAM at any time - End of Frame interrupt - Optimizes the refresh of the data without visual artefact - Provides selectable number of frames between each interrupt - Contrast adjustment using programmable internal voltage reference - Remapping capability of four or six backplanes with frontplanes - Increase pin selection flexibility - In low power modes, the LCD operation can be suspended under software control. The LCD can also operate in low power modes, clocked by the internal 128 kHz IRC or external 32 KHz crystal oscillator - Selectable output current boost during transitions ### 1.6.6 Stepper Motor Controller (SMC) The SMC module is a PWM motor controller suitable to drive loads requiring a PWM signal. The motor controller has twelve PWM channels associated with two pins each (24 pins in total). The SMC module includes the following features: - 10/11-bit PWM counter - 11-bit resolution with selectable PWM dithering function - Left, right, or center aligned PWM - Output slew rate control - Output Short Circuit Detection This module is suited for, but not limited to, driving small stepper and air core motors used in instrumentation applications. This module can be used for other motor control or PWM applications that match the frequency, resolution, and output drive capabilities of the module. # 1.6.7 Stepper Stall Detector (SSD) The stepper stall detector (SSD) module provides a circuit to measure and integrate the induced voltage on the non-driven coil of a stepper motor using full steps when the gauge pointer is returning to zero (RTZ). The SSD module features the following: - Programmable full step state - Programmable integration polarity - Blanking (recirculation) state - 16-bit integration accumulator register - 16-bit modulus down counter with interrupt # 1.6.8 Flash memory The PXD10 microcontroller has the following flash memory features: - As much as 1 MB of burst flash memory - Typical flash memory access time: 0 wait-state for buffer hits, 2 wait-states for page buffer miss at 64 MHz - Two $4 \times 128$ -bit page buffers with programmable prefetch control - One set of page buffers can be allocated for code-only, fixed partitions of code and data, all available for any access - One set of page buffers allocated to Display Controller Unit and the eDMA - 64-bit ECC with single-bit correction, double-bit detection for data integrity - 64 KB data flash memory separate $4 \times 16$ KB flash block for EEPROM emulation with prefetch buffer and 128-bit data access port - Small block flash memory arrangement to support features such as boot block, operating system block - Hardware managed flash memory writes, erase and verify sequence - Censorship protection scheme to prevent flash memory content visibility - Separate dedicated 64 KB data flash memory for EEPROM emulation - Four erase sectors each containing 16 KB of memory - Offers Read-While-Write functionality from main program space - Same data retention and program erase specification as main program flash memory array # 1.6.9 Static random-access memory (SRAM) The PXD10 microcontrollers have as much as 48 KB general-purpose on-chip SRAM with the following features: - Typical SRAM access time: 0 wait-state for reads and 32-bit writes; 1 wait-state for 8- and 16-bit writes if back to back with a read to same memory block - 32-bit ECC with single-bit correction, double bit detection for data integrity - Supports byte (8-bit), half word (16-bit), and word (32-bit) writes for optimal use of memory - User transparent ECC encoding and decoding for byte, half word, and word accesses - Separate internal power domain applied to full SRAM block, 8 KB SRAM block during STANDBY modes to retain contents during low power mode. # 1.6.10 On-chip graphics SRAM The PXD10 microcontroller has 160 KB on-chip graphics SRAM with the following features: - Usable as general purpose SRAM - Typical SRAM access time: 0 wait-state for reads and 32-bit writes - Supports byte (8-bit), half word (16-bit), and word (32-bit) writes for optimal use of memory ### 1.6.11 QuadSPI serial flash controller The QuadSPI module enables use of external serial flash memories supporting single, dual and quad modes of operation. It features the following: - Memory mapping of external serial flash - Automatic serial flash read command generation by CPU, DMA or DCU read access on AHB bus - Supports single, dual and quad serial flash read commands - Flexible buffering scheme to maximize read bandwidth of serial flash - 'Legacy' mode allowing QuadSPI to be used as a standard SPI (no DSI or CSI mode) ### 1.6.12 Analog-to-digital converter (ADC) The ADC features the following: - 10-bit A/D resolution - 0 to 5 V common mode conversion range - Supports conversions speeds of as fast as 1 μs - 16 internal and 8 external channels support - As many as 16 single-ended inputs channels - All channels configured to have alternate function as general purpose input/output pins - 10-bit ±3 counts accuracy (TUE) - External multiplexer support to increase as many as 23 channels - Automatic 1 × 8 multiplexer control - External multiplexer connected to a dedicated input channel - Shared register between the 8 external channels - Result register available for every non-multiplexed channel - Configurable left- or right-aligned result format - Supports for one-shot, scan and injection conversion modes - Injection mode status bit implemented on adjacent 16-bit register for each result - Supports access to result and injection status with single 32-bit read - Independently enabling of function for channels: - Pre-sampling - Offset error cancellation - Offset refresh - Conversion Triggering support - Internal conversion triggering from periodic interrupt timer (PIT) - Four configurable analog comparator channels offering range comparison with triggered alarm - Greater than - Less than - Out of range - All unused analog inputs can be used as general purpose input and output pins - Power down mode - Optional support for DMA transfer of results # 1.6.13 Sound generation logic (SGL) module The SGL module has two modes of operation: - Amplitude modulated PWM mode for low cost buzzers using any two eMIOS channels - Monophonic signal with amplitude control - 8-bit amplitude resolution - Ability to mix any two eMIOS channels. - Requires simple external RC lowpass filter - Digital sample mode for higher quality sound using one eMIOS channel and eDMA - Up to 10-bit audio amplitude resolution - Polyphonic sound synthesis - Playback of sample based waveforms - Text-to-speech possibility - Requires external lowpass filter ### 1.6.14 Serial communication interface module (UART) The PXD10 devices include as many as two UART modules and support UART Master mode, UART Slave mode and UART mode. The modules are UART state machine compliant to the UART 1.3 and 2.0 and 2.1 Specifications and handle UART frame transmission and reception without CPU intervention. The serial communication interface module offers the following: - UART features: - Full-duplex operation - Standard non return-to-zero (NRZ) mark/space format - Data buffers with 4-byte receive, 4-byte transmit - Configurable word length (8-bit or 9-bit words) - Error detection and flagging - Parity, noise and framing errors - Interrupt driven operation with four interrupts sources - Separate transmitter and receiver CPU interrupt sources - 16-bit programmable baud-rate modulus counter and 16-bit fractional - Two receiver wake-up methods - LIN features: - Autonomous LIN frame handling - Message buffer to store identifier and as many as 8 data bytes PXD10 Microcontroller Data Sheet, Rev. 1 - Supports message length of as long as 64 bytes - Detection and flagging of LIN errors - Sync field; Delimiter; ID parity; Bit, Framing; Checksum and Timeout errors - Classic or extended checksum calculation - Configurable Break duration of up to 36-bit times - Programmable Baud rate prescalers (13-bit mantissa, 4-bit fractional) - Diagnostic features - Loop back - Self Test - LIN bus stuck dominant detection - Interrupt driven operation with 16 interrupt sources - LIN slave mode features - Autonomous LIN header handling - Autonomous LIN response handling - Discarding of irrelevant LIN responses using as many as 16 ID filters # 1.6.15 Serial Peripheral Interface (SPI) module The SPI modules provide a synchronous serial interface for communication between the PXD10 MCU and external devices. The SPI features the following: - As many as two SPI modules - Full duplex, synchronous transfers - Master or slave operation - Programmable master bit rates - Programmable clock polarity and phase - End-of-transmission interrupt flag - Programmable transfer baud rate - Programmable data frames from four to 16 bits - As many as six chip select lines available, depending on package and pin multiplexing, enable 64 external devices to be selected using external muxing from a single SPI - Eight clock and transfer attributes registers - Chip select strobe available as alternate function on one of the chip select pins for deglitching - FIFOs for buffering as many as four transfers on the transmit and receive side - General purpose I/O functionality on pins when not used for SPI - Queueing operation possible through use of eDMA # 1.6.16 Controller Area Network (CAN) module The PXD10 contains two CAN modules that offer the following features: - Compliant with CAN protocol specification, Version 2.0B active - 64 mailboxes, each configurable as transmit or receive - Mailboxes configurable while module remains synchronized to CAN bus - Transmit features - Supports configuration of multiple mailboxes to form message queues of scalable depth - Arbitration scheme according to message ID or message buffer number - Internal arbitration to guarantee no inner or outer priority inversion - Transmit abort procedure and notification - Receive features - Individual programmable filters for each mailbox - 8 mailboxes configurable as a 6-entry receive FIFO - 8 programmable acceptance filters for receive FIFO - Programmable clock source - System clock - Direct oscillator clock to avoid PLL jitter - Listen only mode capabilities - CAN Sampler - Can catch the first message sent on the CAN network while the PXD10 is stopped. This guarantees a clean startup of the system without missing messages on the CAN network. - The CAN sampler is connected to one of the CAN RX pins. # 1.6.17 Inter-IC Communications (I<sup>2</sup>C) module The I<sup>2</sup>C module features the following: - As many as four I<sup>2</sup>C modules supported - Two-wire bi-directional serial bus for on-board communications - Compatibility with I<sup>2</sup>C bus standard - Multimaster operation - Software-programmable for one of 256 different serial clock frequencies - Software-selectable acknowledge bit - Interrupt-driven, byte-by-byte data transfer - Arbitration-lost interrupt with automatic mode switching from master to slave - Calling address identification interrupt - Start and stop signal generation/detection - Repeated START signal generation - Acknowledge bit generation/detection - Bus-busy detection PXD10 Microcontroller Data Sheet, Rev. 1 ### 1.6.18 Real Time Counter (RTC) The Real Timer Counter supports wake-up from Low Power modes or Real Time Clock generation - Configurable resolution for different timeout periods - 1 s resolution for >1 hour period - 1 ms resolution for 2 second period - Selectable clock sources from external 32 KHz crystal, external 4–16 MHz crystal, internal 128 kHz RC oscillator or divided internal 16 MHz RC oscillator ### 1.6.19 Enhanced Modular Input/Output System (Timers, PWM) PXD10 microcontrollers have two eMIOS modules—one with 16 channels and one with 8—with input/output channels supporting a range of 16-bit input capture, output compare, and Pulse Width Modulation functions. The modules are configurable and can implement 8-channel, 16-bit input capture/output compare or 16-channel, 16-bit output pulse width modulation/input compare/output compare. As many as five additional channels are configurable as modulus counters. ### eMIOS features include: - Selectable clock source from main FMPLL, auxiliary FMPLL, external 4–16 MHz oscillator or 16 MHz Internal RC oscillator - Timed I/O channels with 16-bit counter resolution - Buffered updates - Support for shifted PWM outputs to minimize occurrence of concurrent edges - Edge aligned output pulse width modulation - Programmable pulse period and duty cycle - Supports 0% and 100% duty cycle - Shared or independent time bases - Programmable phase shift between channels - Selectable combination of pairs of eMIOS outputs to support sound generation - DMA transfer support - Selectable clock source from the primary FMPLL, auxiliary FMPLL, external 4–16 MHz oscillator or the 16 MHz internal RC oscillator. The channel configuration options for the 16-channel eMIOS module are summarized in Table 2. | Table 2, 16-channel eMIOS module channel configuration | tion | |--------------------------------------------------------|------| |--------------------------------------------------------|------| | | Channel number | | | | | | | | | |------------------------------------------------------|------------------|-------|----------------|-------|----------------|--|--|--|--| | Channel mode | 8 | 9–15 | 16 | 17–22 | 23 | | | | | | | IC/OC<br>Counter | IC/OC | PWM<br>Counter | PWM | PWM<br>Counter | | | | | | General Purpose Input/Output | Х | Х | Х | Х | Х | | | | | | Single Action Input Capture | Х | Х | Х | Х | Х | | | | | | Single Action Output Compare | Х | Х | Х | Х | Х | | | | | | Modulus Counter Buffered <sup>1</sup> | Х | | Х | | Х | | | | | | Output Pulse Width and Frequency Modulation Buffered | | | Х | Х | Х | | | | | | Output Pulse Width Modulation Buffered | | | Х | Х | Х | | | | | NOTES: The channel configuration options for the 8-channel eMIOS module are summarized in Table 3. Table 3. 8-Channel eMIOS module channel configuration | | Channel number | | | | | | | | |------------------------------------------------------|-------------------|--------------|-------------------|--|--|--|--|--| | Channel mode | 16<br>PWM Counter | 17–22<br>PWM | 23<br>PWM Counter | | | | | | | General Purpose Input/Output | Х | Х | X | | | | | | | Single Action Input Capture | Х | Х | Х | | | | | | | Single Action Output Compare | Х | Х | Х | | | | | | | Modulus Counter Buffered <sup>1</sup> | Х | | Х | | | | | | | Output Pulse Width and Frequency Modulation Buffered | Х | Х | Х | | | | | | | Output Pulse Width Modulation Buffered | Х | Х | Х | | | | | | NOTES: # 1.6.20 Periodic interrupt timer (PIT) module The PIT features the following: - Four general purpose interrupt timers - As many as two dedicated interrupt timers for triggering ADC conversions - 32-bit counter resolution - Clocked by system clock frequency - 32-bit counter for Real Time Interrupt, clocked from main external oscillator Modulus up and down counters to support driving local and global counter busses Modulus up and down counters to support driving local and global counter busses ### 1.6.21 System Timer Module (STM) The STM is a 32-bit timer that supports commonly required system and application software timing functions. The STM includes a 32-bit up counter and four 32-bit compare channels with a separate interrupt source for each channel. The counter is driven by the system clock divided by an 8-bit prescale value (1 to 256). - One 32-bit up counter with 8-bit prescaler - Four 32-bit compare channels - Independent interrupt source for each channel - Counter can be stopped in debug mode ### 1.6.22 Software Watchdog Timer (SWT) The SWT features the following: - Watchdog supporting software activation or enabled out of reset - Supports normal or windowed mode - Watchdog timer value writable once after reset - Watchdog supports optional halting during low power modes - Configurable response on timeout: reset, interrupt, or interrupt followed by reset - Selectable clock source for main system clock or internal 16 MHz RC oscillator clock ### 1.6.23 Interrupt Controller (INTC) The INTC provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems. For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable. When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource can not preempt each other. Multiple processors can assert interrupt requests to each other through software settable interrupt requests. These same software settable interrupt requests also can be used to break the work involved in servicing an interrupt request into a high priority portion and a low priority portion. The high priority portion is initiated by a peripheral interrupt request, but then the ISR asserts a software settable interrupt request to finish the servicing in a lower priority ISR. Therefore these software settable interrupt requests can be used instead of the peripheral ISR scheduling a task through the RTOS. The INTC provides the following features: - Unique 9-bit vector for each of the possible 128 separate interrupt sources - Eight software-triggerable interrupt sources PXD10 Microcontroller Data Sheet, Rev. 1 - 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source - Ability to modify the ISR or task priority. - Modifying the priority can be used to implement the Priority Ceiling Protocol for accessing shared resources. - External non-maskable interrupt directly accessing the main core critical interrupt mechanism - 32 external interrupts # 1.6.24 System Integration Unit (SIU) The SIU controls MCU reset configuration, pad configuration, external interrupt, general purpose I/O (GPIO), internal peripheral multiplexing, and the system reset operation. The GPIO features the following: - As many as four levels of internal pin multiplexing, allowing exceptional flexibility in the allocation of device functions for each package - Centralized general purpose input output (GPIO) control of as many as 132 input/output pins (package dependent) - All GPIO pins can be independently configured to support pull-up, pull down, or no pull - Reading and writing to GPIO supported both as individual pins and 16-bit wide ports - All peripheral pins can be alternatively configured as both general purpose input or output pins except ADC channels which support alternative configuration as general purpose inputs - Direct readback of the pin value supported on all digital output pins through the SIU - Configurable digital input filter that can be applied to as many as 14 general purpose input pins for noise elimination on external interrupts - Register configuration protected against change with soft lock for temporary guard or hard lock to prevent modification until next reset. # 1.6.25 System Clocks and Clock Generation Modules The system clock on the PXD10 can be derived from an external oscillator, an on-chip FMPLL, or the internal 16 MHz oscillator. - The source system clock frequency can be changed via an on-chip programmable clock divider (÷1 to ÷32). - Additional programmable peripheral bus clock divider ratio (÷1 to ÷16) - The PXD10 has two on-chip FMPLLs—the primary module and an auxiliary module. - Each features the following: - Input clock frequency from 4 MHz to 16 MHz - Lock detect circuitry continuously monitors lock status - Loss Of Clock (LOC) detection for reference and feedback clocks - On-chip loop filter (for improved electromagnetic interference performance and reduction of number of external components required) PXD10 Microcontroller Data Sheet, Rev. 1 - Support for frequency ramping from PLL - The primary FMPLL module is for use as a system clock source. The auxiliary FMPLL is available for use as an alternate, modulated or non-modulated clock source to eMIOS modules and as alternate clock to the DCU for pixel clock generation. - The main oscillator provides the following features: - Input frequency range 4–16 MHz - Square-wave input mode - Oscillator input mode 3.3 V (5.0 V) - Automatic level control - PLL reference - PXD10 includes a 32 KHz low power external oscillator for slow execution, low power, and Real Time Clock - Dedicated internal 128 kHz RC oscillator for low power mode operation and self wake-up - $-\pm 10\%$ accuracy across voltage and temperature (after factory trimming) - Trimming registers to support improved accuracy with in-application calibration - Dedicated 16 MHz internal RC oscillator - Used as default clock source out of reset - Provides a clock for rapid start-up from low power modes - Provides a back-up clock in the event of PLL or External Oscillator clock failure - Offers an independent clock source for the Watchdog timer - ±5% accuracy across voltage and temperature (after factory trimming) - Trimming registers to support frequency adjustment with in-application calibration # 1.6.26 Crossbar Switch (XBAR) The XBAR multi-port crossbar switch supports simultaneous connections between four master ports and four slave ports. The crossbar supports a 32-bit address bus width and a 32-bit data bus width. The crossbar allows four concurrent transactions to occur from any master port to any slave port but one of those transfers must be an instruction fetch from internal flash. If a slave port is simultaneously requested by more than one master port, arbitration logic selects the higher priority master and grants it ownership of the slave port. All other masters requesting that slave port are stalled until the higher priority master completes its transactions. Requesting masters having equal priority are granted access to a slave port in round-robin fashion, based upon the ID of the last master to be granted access. The crossbar provides the following features: - Four master ports - e200z0h core instruction port - e200z0h core complex load/store data port - eDMA controller - Display control unit - Four slave ports - One flash port dedicated to the CPU - Platform SRAM - OuadSPI serial flash controller - One slave port combining: - Flash port dedicated to the Display Control Unit and eDMA module - Graphics SRAM - Peripheral bridge - 32-bit internal address bus, 32-bit internal data bus # 1.6.27 Enhanced Direct Memory Access (eDMA) The eDMA module is a controller capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware micro architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation is utilized to minimize the overall block size. The eDMA module provides the following features: - 16 channels support independent 8-, 16- or 32-bit single value or block transfers - Supports variable sized queues and circular queues - Source and destination address registers are independently configured to post-increment or remain constant - Each transfer is initiated by a peripheral, CPU, periodic timer interrupt or eDMA channel request - Each DMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer - DMA transfers possible between system memories, QuadSPI, SPIs, I<sup>2</sup>C, ADC, eMIOS and General Purpose I/Os (GPIOs) - Programmable DMA Channel Mux allows assignment of any DMA source to any available DMA channel with a total of as many as 64 potential request sources. # 1.6.28 Memory Protection Unit (MPU) The MPU features the following: - 12 region descriptors for per-master protection - Start and end address defined with 32-byte granularity - Overlapping regions supported - Protection attributes can optionally include process ID - Protection offered for 3 concurrent read ports - Read and write attributes for all masters - Execute and supervisor/user mode attributes for processor masters ### 1.6.29 Boot Assist Module (BAM) The BAM is a block of read-only memory that is programmed once by Freescale. The BAM program is executed every time the MCU is powered-on or reset in normal mode. The BAM supports different modes of booting. They are: - Booting from internal flash memory - Serial boot loading (A program is downloaded into RAM via CAN or UART and then executed) - Booting from external memory ### Additionally, the BAM: - Enables and manages the transition of the MCU from reset to user code execution - Configures device for serial bootload - Enables multiple bootcode starting locations out of reset through implementation of search for valid Reset Configuration Halfword - Enables or disables software watchdog timer out of reset through BAM read of the Reset Configuration Halfword option bit ### 1.6.30 IEEE 1149.1 JTAG Controller (JTAGC) JTAGC features the following: - Backward compatible to standard JTAG IEEE 1149.1-2001 test access port (TAP) interface - Support for boundary scan testing # 1.6.31 Nexus Development Interface (NDI) Nexus features the following: - Per IEEE-ISTO 5001-2003 - Nexus 2 Plus features supported - Static debug - Watchpoint messaging - Ownership trace messaging - Program trace messaging - Real time read/write of any internally memory mapped resources through JTAG pins - Overrun control, which selects whether to stall before Nexus overruns or keep executing and allow overwrite of information - Watchpoint triggering, watchpoint triggers program tracing - Configured via the IEEE 1149.1 (JTAG) port - Nexus Auxiliary port supported on the 176 LQFP package FOR DEVELOPMENT ONLY - Narrow Auxiliary Nexus port supporting support trace, with two MDO pins - Wide Auxiliary Nexus port supporting higher bandwidth trace, with four MDO pins # 2 Pinout and signal descriptions # 2.1 144 LQFP package pinouts This section shows the pinouts for the 144-pin LQFP packages. ### CAUTION Any pins labeled "NC" must not be connected to any external circuit. Figure 2. 144-pin LQFP pinout for PXD1010 PXD10 Microcontroller Data Sheet, Rev. 1 ### Pinout and signal descriptions Figure 3. 144-pin LQFP pinout for PXD1005 # 2.2 176 LQFP package pinout Figure 4 shows the pinout for the 176-pin LQFP package. ### **CAUTION** Any pins labeled "NC" must not be connected to any external circuit. Figure 4. 176-pin LQFP pinout PXD10 Microcontroller Data Sheet, Rev. 1 Pinout and signal descriptions # 2.3 Pad configuration during reset phases All pads have a fixed configuration under reset. During the power-up phase, all pads are forced to tristate. After power-up phase, all pads are floating with the following exceptions: - PB[5] (FAB) is pull-down. Without external strong pullup the device starts fetching from flash. - RESET pad is driven low. This is released only after PHASE2 reset completion. - Main oscillator pads (EXTAL, XTAL) are tristate. - Nexus output pads (MDO[n], MCKO, EVTO, MSEO) are forced to output. - The following pads are pullup: - PB[6] - PH[0] - PH[1] - PH[3] - EVTI # 2.4 Voltage supply pins Voltage supply pins are used to provide power to the device. Two dedicated pins are used for 1.2 V regulator stabilization. There is a preferred power-up sequence for devices in the PXD10 family. That sequence is described in the following paragraphs. Broadly, the supply voltages can be grouped as follows: - VREG HV supply (V<sub>DDR</sub>) - Generic I/O supply - V<sub>DDA</sub> - $-V_{DDE\_A}$ - $--V_{DDE\_B}$ - V<sub>DDE\_C</sub> - $-V_{DDE\_E}$ - V<sub>DDMA</sub> - $-V_{DDMB}$ - V<sub>DDMC</sub> - $-V_{DDPLL}$ - LV supply (V<sub>DD12</sub>) The preferred order of ramp up is as follows: 1. Generic I/O supply - 2. VREG HV supply ( $V_{DDR}$ Should be the last HV supply to ramp up. It is also OK if all HV and generic I/O supplies including V<sub>DDR</sub> ramp up together) - 3. LV supply The reason for following this sequence is to ensure that when VREG releases its LVDs, the I/O and other HV segments are powered properly. This is important because the PXD10 does not monitor LVDs on I/O HV supplies. Table 2. Voltage supply pin descriptions | Oh- Di | Franctica | Pin number | | | | | | |--------------------|-------------------------------------------|---------------------------------------------------|------------------------------------------------------------|--|--|--|--| | Supply Pin | Function | 144 LQFP | 176 LQFP | | | | | | VDD12 <sup>1</sup> | 1.2 V core supply | 42, 51, 103, 118, 133 | 50, 67, 123, 148, 163 | | | | | | VDDA | 3.3 V/5 V ADC supply source | 53 | 69 | | | | | | VDDE_A | 3.3 V/5 V I/O supply | 7, 124 | 7, 154, 170 | | | | | | VDDE_B | 3.3 V/5 V I/O supply | 38 | 46, 64 | | | | | | VDDE_C | 3.3 V/5 V I/O supply | 63 | 79 | | | | | | VDDE_E | 3.3 V/5 V I/O supply | 109 | 133 | | | | | | VDDMA <sup>2</sup> | Motor pads 5 V supply | 77 | 93 | | | | | | VDDMB <sup>2</sup> | Motor pads 5 V supply | 87 | 103 | | | | | | VDDMC <sup>2</sup> | Motor pads 5 V supply | 97 | 113 | | | | | | VDDPLL | 1.2 V PLL supply | 31 | 31 | | | | | | VDDR | VREG reg supply | 22 | 22 | | | | | | VPP <sup>3</sup> | 9 V - 12 V flash test analog write signal | 26 | 26 | | | | | | VSS | Digital ground | 8, 23, 39, 43, 52, 64, 104,<br>110, 119, 125, 134 | 8, 23, 47, 51, 68, 80, 124,<br>134, 149, 155, 164, 65, 171 | | | | | | VSSA | ADC ground | 54 | 70 | | | | | | VSSMA | Stepper motor ground | 78 | 94 | | | | | | VSSMB | Stepper motor ground | 88 | 104 | | | | | | VSSMC | Stepper motor ground | 98 | 114 | | | | | | VSSOSC | MHz oscillator ground | 28 | 28 | | | | | | VSSPLL | PLL ground | 30 | 30 | | | | | ### 2.5 Pad types The pads available for system pins and functional port pins are described in: - The port pin summary table - The pad type descriptions PXD10 Microcontroller Data Sheet, Rev. 1 NOTES: 1 Decoupling capacitors must be connected between these pins and the nearest V<sub>SS12</sub> pin. <sup>&</sup>lt;sup>2</sup> All stepper motor supplies need to be at same level (3.3 V or 5 V). <sup>&</sup>lt;sup>3</sup> This signal needs to be connected to ground during normal operation. ### Pinout and signal descriptions - The description of the pad configuration registers in Chapter 37, System Integration Unit Lite (SIUL) - The device data sheet ### 2.6 **System pins** The system pins are listed in Table 3. Table 3. System pin descriptions | | Function | I/O | Pad | RESET | | Pin No. | | |------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|------|---------------------|----------|----------|----------------| | System pin | | direction | type | config | 144 LQFP | 176 LQFP | 208 MAPBG<br>A | | RESET | Bidirectional reset with<br>Schmitt-Trigger<br>characteristics and noise<br>filter. | I/O | M | Input, weak pull up | 24 | 24 | J1 | | EXTAL | Analog output of the oscillator amplifier circuit. Input for the clock generator in bypass mode. | | Х | _ | 29 | 29 | M1 | | XTAL | Analog input of the oscillator amplifier circuit. Needs to be grounded if oscillator bypass mode is used. | I | Х | _ | 27 | 27 | K1 | | VRC_CTRL | VREG ballast control gain | _ | _ | _ | 25 | 25 | P1 | | VREG_<br>BYPASS <sup>1</sup> | Pin used for factory testing | I | Х | _ | 32 | 32 | M4 | ### 2.7 **Debug pins** The debug pins are listed in Table 4 and Table 5. Table 4. Debug pin descriptions | | | Pad | I/O | Reset | | Pin numbe | r | |-----------|----------------------------|------|-----------|---------------|----------|-----------|----------------| | Debug pin | Function | type | direction | Configuration | 144 LQFP | 176 LQFP | 208 MAPB<br>GA | | EVTI | Nexus event input | М | I/O | None | _ | 37 | A11 | | EVTO | Nexus event output | М | I/O | None | _ | 35 | D12 | | МСКО | Nexus message clock output | F | I/O | None | _ | 33 | B12 | | MDO0 | Nexus message clock output | М | I/O | None | _ | 38 | B11 | NOTES: 1 VREG\_BYPASS should be pulled down externally. Table 4. Debug pin descriptions (continued) | | | Pad | I/O | Reset | | Pin number | r | |-----------|----------------------------|------|-----------|---------------|----------|------------|----------------| | Debug pin | Function | type | direction | Configuration | 144 LQFP | 176 LQFP | 208 MAPB<br>GA | | MDO1 | Nexus message clock output | M | I/O | None | _ | 40 | C11 | | MDO2 | Nexus message clock output | M | I/O | None | _ | 42 | D11 | | MDO3 | Nexus message clock output | M | I/O | None | _ | 44 | A10 | | MSEO | Nexus message clock output | М | I/O | None | _ | 34 | C12 | ### NOTES: Table 5. Debug pin descriptions | | | Pad | I/O | Reset | Pin number | | | | |-----------|----------------------------|------|-----------|----------------|------------|----------|----------------------------|--| | Debug pin | Function | type | direction | Configuration | 144 LQFP | 176 LQFP | TEPBGA2<br>08 <sup>1</sup> | | | EVTI | Nexus event input | М | I/O | Input, Pull Up | _ | _ | Т3 | | | EVTO | Nexus event output | М | I/O | Input, Pull Up | _ | _ | R3 | | | MCKO | Nexus message clock output | F | I/O | Input, Pull Up | _ | _ | T1 | | | MDO0 | Nexus message clock output | M | I/O | Input, Pull Up | _ | _ | T5 | | | MDO1 | Nexus message clock output | M | I/O | Input, Pull Up | _ | _ | P5 | | | MDO2 | Nexus message clock output | M | I/O | Input, Pull Up | _ | _ | P4 | | | MDO3 | Nexus message clock output | M | I/O | Input, Pull Up | _ | _ | L4 | | | MSEO | Nexus message clock output | М | I/O | Input, Pull Up | _ | _ | T2 | | # NOTES: On the 176 LQFP package options the Nexus pins are multiplexed with other GPIO. On the 208 TEPBGA package, there are additional dedicated Nexus pins. The dedicated (208 pin package only) Nexus output pins (Message Data outputs 0:3 [MDO] and Message Start/End outputs 0:1 [MSEO]) may drive an unknown value (high or low) immediately after power up but before-the 1st clock edge propagates through the device (instead of being weakly pulled low). This may cause high currents if the pins are tied directly to a supply/ground or any low resistance-driver (when used as a general purpose input [GPI] in the application). ### 34 # 2.8 **Port pin summary** The functional port pins are listed in Table 6. Table 6. Port pin summary | Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function | Special | Peripheral <sup>3</sup> | I/O<br>direction | Pad<br>type <sup>4</sup> | RESET config. <sup>5</sup> | Pin number | | |-------------|-----------------|----------------------------------------------|------------------------------------------|-----------------------|-----------------------------------|------------------|--------------------------|----------------------------|------------|----------| | | | | | function <sup>2</sup> | | | | | 144 LQFP | 176 LQFP | | PA[0] | PCR[0] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[0]<br>DCU_R0<br>eMIOSA[22]<br>SOUND | FP23 | SIUL<br>DCU<br>PWM/Timer<br>Sound | I/O | M1 | None,<br>None | 135 | 165 | | PA[1] | PCR[1] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[1]<br>DCU_R1<br>eMIOSA[21] | FP22 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 136 | 166 | | PA[2] | PCR[2] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[2]<br>DCU_R2<br>eMIOSA[20] | FP21 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 137 | 167 | | PA[3] | PCR[3] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[3]<br>DCU_R3<br>eMIOSA[19] | FP20 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 138 | 168 | | PA[4] | PCR[4] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[4]<br>DCU_R4<br>eMIOSA[18] | FP19 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 139 | 169 | | PA[5] | PCR[5] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[5]<br>DCU_R5<br>eMIOSA[17] | FP18 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 140 | 172 | | PA[6] | PCR[6] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[6]<br>DCU_R6<br>eMIOSA[15] | FP17 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 141 | 173 | | PA[7] | PCR[7] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[7]<br>DCU_R7<br>eMIOSA[16] | FP16 | SIUL<br>DCU<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | 142 | 174 | # PXD10 Microcontroller Data Sheet, Rev. 1 ### Table 6. Port pin summary (continued) Pin number **PCR Alternate RESET** Port Special 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 direction pin register **144 LQFP 176 LQFP** SIUL I/O PA[8] GPIO[8] FP15 M1 143 175 PCR[8] Option 0 None, Option 1 DCU G0 DCU None eMIOSB[23] PWM/Timer Option 2 I<sup>2</sup>C\_2 Option 3 SCL\_2 SIUL PA[9] PCR[9] Option 0 GPIO[9] FP14 I/O M1 None, 144 176 Option 1 DCU\_G1 DCU None PWM/Timer Option 2 eMIOSB[18] I<sup>2</sup>C\_2 SDA\_2 Option 3 PA[10] PCR[10] SIUL I/O Option 0 GPIO[10] FP13 1 M1 None, 1 DCU Option 1 DCU G2 None eMIOSB[20] PWM/Timer Option 2 Option 3 PCR[11] Option 0 I/O 2 PA[11] **GPIO[11]** FP12 SIUL M1 None. 2 DCU Option 1 DCU G3 None PWM/Timer Option 2 eMIOSA[13] Option 3 SIUL PA[12] PCR[12] Option 0 GPIO[12] FP11 I/O M1 3 3 None, Option 1 DCU G4 DCU None PWM/Timer Option 2 eMIOSA[12] Option 3 PA[13] GPIO[13] PCR[13] FP10 SIUL I/O 4 4 Option 0 M1 None, DCU\_G5 DCU Option 1 None Option 2 PWM/Timer eMIOSA[11] Option 3 GPIO[14] PA[14] PCR[14] Option 0 FP9 SIUL I/O M2 5 5 None, Option 1 DCU G6 DCU None PWM/Timer Option 2 eMIOSA[10] Option 3 PA[15] PCR[15] Option 0 GPIO[15] FP8 SIUL I/O M1 6 6 None, Option 1 DCU\_G7 DCU None Option 2 eMIOSA[9] PWM/Timer Option 3 # PXD10 Microcontroller Data Sheet, Rev. 1 # NE Table 6. Port pin summary (continued) | Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function | Special<br>function <sup>2</sup> | Peripheral <sup>3</sup> | I/O<br>direction | Pad<br>type <sup>4</sup> | RESET config. <sup>5</sup> | Pin number | | |-------------|-----------------|----------------------------------------------|------------------------------------|----------------------------------|----------------------------------|------------------|--------------------------|----------------------------|------------|----------| | | | | | | | | | | 144 LQFP | 176 LQFP | | PB[0] | PCR[16] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[16]<br>CANTX_0<br>PDI1<br>— | _ | SIUL<br>FlexCAN_0<br>PDI<br>— | I/O | M1 | None,<br>None | 106 | 130 | | PB[1] | PCR[17] | Option 0<br>Option 1<br>Option 2<br>Option3 | GPIO[17]<br>CANRX_0<br>PDI0<br>— | _ | SIUL<br>FlexCAN_0<br>PDI<br>— | I/O | S | None,<br>None | 105 | 129 | | PB[2] | PCR[18] | Option 0<br>Option 1<br>Option 2<br>Option3 | GPIO[18]<br>TXD_0<br>— | _ | SIUL<br>LINFlex_0<br>— | I/O | S | None,<br>None | 112 | 140 | | PB[3] | PCR[19] | Option 0<br>Option 1<br>Option 2<br>Option3 | GPIO[19]<br>RXD_0<br>— | _ | SIUL<br>LINFlex_0<br>— | I/O | S | None,<br>None | 111 | 139 | | PB[4] | PCR[20] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[20]<br>SCK_1<br>MA0 | _ | SIUL<br>DSPI_1<br>ADC<br>— | I/O | M1 | None,<br>None | 48 | 62 | | PB[5] | PCR[21] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[21]<br>SOUT_1<br>MA1<br>FABM | _ | SIUL<br>DSPI_1<br>ADC<br>Control | I/O | M1 | Input,<br>Pulldown | 49 | 63 | | PB[6] | PCR[22] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[22]<br>SIN_1<br>MA2<br>ABS[0] | _ | SIUL<br>DSPI_1<br>ADC<br>Control | I/O | S | Input,<br>Pullup | 50 | 66 | | PB[7] | PCR[23] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[23]<br>SIN_0<br>eMIOSB[22] | _ | SIUL<br>DSPI_0<br>PWM/Timer<br>— | I/O | S | None,<br>None | 46 | 56 | PXD10 Microcontroller Data Sheet, Rev. 1 Pin number **PCR Alternate RESET** Port Special 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 direction pin register **144 LQFP 176 LQFP** GPIO[24] I/O SIUL M1 45 55 PB[8] PCR[24] Option 0 None. Option 1 SOUT 0 DSPI 0 None Option 2 PWM/Timer eMIOSB[21] Option 3 PB[9] PCR[25] Option 0 GPIO[25] SIUL I/O M1 None, 44 54 Option 1 SCK\_0 DSPI\_0 None Option 2 eMIOSB[20] PWM/Timer Option 3 PB[10] PCR[26] GPIO[26] I/O S Option 0 SIUL 107 131 None, Option 1 CANRX\_1 FlexCAN\_1 None PDI Option 2 PDI2 eMIOSA[23] PWM/Timer Option 3 PCR[27] GPIO[27] I/O PB[11] Option 0 SIUL M1 None. 108 132 Option 1 CANTX 1 FlexCAN 1 None PDI Option 2 PDI3 eMIOSA[16] Option 3 PWM/Timer GPIO[28] PB[12] PCR[28] Option 0 SIUL I/O S 40 48 None. Option 1 RXD 1 LINFlex\_1 None Option 2 eMIOSB[19] PWM/Timer Option 3 PCS2 0 DSPI\_0 GPIO[29] S PB[13] PCR[29] SIUL I/O 41 Option 0 None, 49 Option 1 TXD\_1 LINFlex\_1 None Option 2 eMIOSB[18] PWM/Timer PCS1\_0 DSPI\_0 Option 3 PB[14] Reserved PB[15] Reserved \_ PC[0] PCR[30] GPIO[30] ANS[0] SIUL I/O J 72 88 Option 0 None, Option 1 None Option 2 Option 3 PC[1] PCR[31] GPIO[31] ANS[1] SIUL I/O J 71 87 Option 0 None, Option 1 None Option 2 Option 3 38 # PXD10 Microcontroller Data Sheet, Rev. 1 | _ | T | 1 | |---|-----|---| | 7 | 3 | | | à | Б | | | à | ñ | | | Č | j | | | 2 | υ | | | d | D | | | , | , | | | ۶ | ′ | , | | 9 | 복 | | | Ξ | 3 | | | 7 | = | | | | כ | | | ć | 3 | | | Ì | 3 | | | Š | 2 | | | | | | | | | | | | | | | | 200 | | | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad | RESET | Pin number | | |-------|----------|----------------------------------------------|-------------------------|-----------------------|-------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | runction | function <sup>2</sup> | rempheral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PC[2] | PCR[32] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[32]<br>—<br>—<br>— | ANS[2] | SIUL<br>—<br>— | I/O | J | None,<br>None | 70 | 86 | | PC[3] | PCR[33] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[33]<br>—<br>—<br>— | ANS[3] | SIUL<br>—<br>— | I/O | J | None,<br>None | 69 | 85 | | PC[4] | PCR[34] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[34]<br>—<br>—<br>— | ANS[4] | SIUL<br>—<br>— | I/O | J | None,<br>None | 68 | 84 | | PC[5] | PCR[35] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[35]<br>—<br>—<br>— | ANS[5] | SIUL<br>—<br>—<br>— | I/O | J | None,<br>None | 67 | 83 | | PC[6] | PCR[36] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[36]<br>—<br>—<br>— | ANS[6] | SIUL<br>—<br>— | I/O | J | None,<br>None | 66 | 82 | | PC[7] | PCR[37] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[37]<br>—<br>—<br>— | ANS[7] | SIUL<br>—<br>— | I/O | J | None,<br>None | 65 | 81 | | PC[8] | PCR[38] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[38]<br>—<br>—<br>— | ANS[8] | SIUL<br>—<br>— | I/O | J | None,<br>None | 62 | 78 | | PC[9] | PCR[39] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[39]<br>—<br>—<br>— | ANS[9] | SIUL<br>—<br>—<br>— | I/O | J | None,<br>None | 61 | 77 | Pin number **PCR Alternate RESET** Port Special 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 pin register direction **144 LQFP 176 LQFP** SIUL PC[10] GPIO[40] ANS[10] 76 I/O J 60 PCR[40] Option 0 None, Option 1 None Option 2 SOUND SGL Option 3 PC[11] PCR[41] Option 0 GPIO[41] ANS[11] SIUL I/O J None, 59 75 Option 1 None MA0 ADC Option 2 DSPI\_1 PCS2\_1 Option 3 PC[12] PCR[42] Option 0 GPIO[42] ANS[12] SIUL 74 I/O J 58 None, Option 1 None MA1 ADC Option 2 PCS1\_1 DSPI\_1 Option 3 PCR[43] PC[13] Option 0 GPIO[43] ANS[13] SIUL I/O J None, 57 73 Option 1 None MA2 ADC Option 2 DSPI\_1 Option 3 PCS0\_1 PC[14] PCR[44] Option 0 GPIO[44] ANS[14] SIUL I/O J 56 72 None, Option 1 EXTAL32 None Option 2 Option 3 PC[15] GPIO[45] ANS[15] PCR[45] I/O J 55 71 Option 0 SIUL None, Option 1 XTAL32 None Option 2 Option 3 PD[0] PCR[46] Option 0 GPIO[46] SIUL I/O **SMD** 73 89 None, Option 1 M0C0M SMC None SSD SSD0 0 Option 2 PWM/Timer Option 3 eMIOSB[23] PD[1] PCR[47] Option 0 GPIO[47] SIUL I/O **SMD** 74 90 None, M0C0P SMC Option 1 None Option 2 SSD0 1 SSD Option 3 eMIOSB[22] PWM/Timer # PXD10 Microcontroller Data Sheet, Rev. 1 | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad | RESET | Pin number | | |-------|----------|----------------------------------------------|-------------------------------------------|-----------------------|---------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | Function | function <sup>2</sup> | reliplieral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PD[2] | PCR[48] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[48]<br>M0C1M<br>SSD0_2<br>eMIOSB[21] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 75 | 91 | | PD[3] | PCR[49] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[49]<br>M0C1P<br>SSD0_3<br>eMIOSB[20] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 76 | 92 | | PD[4] | PCR[50] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[50]<br>M1C0M<br>SSD1_0<br>eMIOSB[19] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 79 | 95 | | PD[5] | PCR[51] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[51]<br>M1C0P<br>SSD1_1<br>eMIOSB[18] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 80 | 96 | | PD[6] | PCR[52] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[52]<br>M1C1M<br>SSD1_2<br>eMIOSB[17] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 81 | 97 | | PD[7] | PCR[53] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[53]<br>M1C1P<br>SSD1_3<br>eMIOSB[16] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 82 | 98 | | PD[8] | PCR[54] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[54]<br>M2C0M<br>SSD2_0<br>— | _ | SIUL<br>SMC<br>SSD | I/O | SMD | None,<br>None | 83 | 99 | | PD[9] | PCR[55] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[55]<br>M2C0P<br>SSD2_1<br>— | _ | SIUL<br>SMC<br>SSD | I/O | SMD | None,<br>None | 84 | 100 | PXD10 Microcontroller Data Sheet, Rev. 1 Pin number **PCR Alternate RESET** Port **Special** 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 pin register direction **144 LQFP 176 LQFP** I/O PD[10] GPIO[56] SIUL 101 **SMD** 85 PCR[56] Option 0 None, SMC Option 1 M2C1M None SSD2<sub>2</sub> Option 2 SSD Option 3 PD[11] PCR[57] Option 0 GPIO[57] SIUL I/O **SMD** None, 86 102 SMC Option 1 M2C1P None Option 2 SSD2 3 SSD Option 3 PD[12] Option 0 GPIO[58] I/O SIUL **SMD** 89 PCR[58] None, 105 SMC Option 1 M3C0M None SSD Option 2 SSD3\_0 Option 3 PCR[59] PD[13] Option 0 GPIO[59] SIUL I/O **SMD** None. 90 106 Option 1 M3C0P SMC None SSD Option 2 SSD3\_1 Option 3 PD[14] PCR[60] Option 0 **GPIO[60]** SIUL I/O **SMD** 91 107 None, SMC Option 1 M3C1M None SSD3\_2 Option 2 SSD Option 3 PD[15] PCR[61] GPIO[61] SIUL I/O **SMD** 92 Option 0 None, 108 M3C1P SMC Option 1 None SSD Option 2 SSD3\_3 Option 3 PE[0] PCR[62] Option 0 **GPIO[62]** SIUL I/O **SMD** 93 109 None, Option 1 M4C0M SMC None SSD SSD4 0 Option 2 PWM/Timer Option 3 eMIOSA[15] PE[1] PCR[63] Option 0 GPIO[63] SIUL I/O **SMD** 94 110 None, SMC Option 1 M4C0P None SSD4\_1 Option 2 SSD Option 3 eMIOSA[14] PWM/Timer # NXP Table 6. Port pin summary (continued) | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad <sub>.</sub> | RESET | Pin number | | |--------|----------|----------------------------------------------|-------------------------------------------|-----------------------|---------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | runction | function <sup>2</sup> | renpheral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PE[2] | PCR[64] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[64]<br>M4C1M<br>SSD4_2<br>eMIOSA[13] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 95 | 111 | | PE[3] | PCR[65] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[65]<br>M4C1P<br>SSD4_3<br>eMIOSA[12] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 96 | 112 | | PE[4] | PCR[66] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[66]<br>M5C0M<br>SSD5_0<br>eMIOSA[11] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 99 | 115 | | PE[5] | PCR[67] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[67]<br>M5C0P<br>SSD5_1<br>eMIOSA[10] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 100 | 116 | | PE[6] | PCR[68] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[68]<br>M5C1M<br>SSD5_2<br>eMIOSA[9] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 101 | 117 | | PE[7] | PCR[69] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[69]<br>M5C1P<br>SSD5_3<br>eMIOSA[8] | _ | SIUL<br>SMC<br>SSD<br>PWM/Timer | I/O | SMD | None,<br>None | 102 | 118 | | PE[8] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[9] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[10] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[11] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[12] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[13] | | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[14] | | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PE[15] | | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | Pin number **PCR Alternate RESET** Port Special 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 pin register direction **144 LQFP 176 LQFP** SIUL PF[0] GPIO[70] S FP39 I/O 113 143 PCR[70] Option 0 None, Option 1 eMIOSA[13] PWM/Timer None Option 2 PDI PDI4 PWM/Timer Option 3 eMIOSA[22] PF[1] PCR[71] Option 0 GPIO[71] FP38 SIUL I/O S None, 114 144 Option 1 eMIOSA[12] PWM/Timer None PDI Option 2 PDI5 eMIOSA[21] Option 3 PWM/Timer PF[2] Option 0 GPIO[72] S SIUL I/O 37 45 PCR[72] None, Option 1 NMI NMI None Option 2 Option 3 PF[3] PCR[73] Option 0 GPIO[73] FP37 SIUL I/O M1 None, 115 145 Option 1 eMIOSA[11] PWM/Timer None PDI Option 2 PDI6 Option 3 PF[4] PCR[74] Option 0 GPIO[74] FP36 SIUL I/O M1 116 146 None, Option 1 eMIOSA[10] PWM/Timer None Option 2 PDI7 PDI Option 3 PF[5] GPIO[75] PCR[75] FP35 SIUL I/O 117 147 Option 0 M1 None, eMIOSA[9] PWM/Timer Option 1 None Option 2 DCU\_TAG DCU Option 3 GPIO[76] PF[6] PCR[76] Option 0 FP34 SIUL I/O S 120 150 None, I<sup>2</sup>C\_0 Option 1 SDA 0 None Option 2 Option 3 PF[7] PCR[77] Option 0 GPIO[77] FP33 SIUL I/O S 121 151 None, I<sup>2</sup>C\_0 Option 1 SCL 0 None PCS2\_1 Option 2 DSPI\_1 Option 3 # NXP | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad | RESET | Pin number | | |--------|----------|----------------------------------------------|---------------------------------------------------|-----------------------|---------------------------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | Function | function <sup>2</sup> | Periprierai | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PF[8] | PCR[78] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[78]<br>SDA_1<br>PCS1_1<br>RXD_1 | FP32 | SIUL<br>I <sup>2</sup> C_1<br>DSPI_1<br>LINFlex_1 | I/O | S | None,<br>None | 122 | 152 | | PF[9] | PCR[79] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[79]<br>SCL_1<br>PCS0_1<br>TXD_1 | FP31 | SIUL<br>I <sup>2</sup> C_1<br>DSPI_1<br>LINFlex_1 | I/O | S | None,<br>None | 123 | 153 | | PF[10] | PCR[80] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[80]<br>eMIOSA[16]<br>PCS0_2<br>— | FP29 | SIUL<br>PWM/Timer<br>QuadSPI<br>— | I/O | M1 | None,<br>None | 127 | 157 | | PF[11] | PCR[81] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[81]<br>eMIOSB[23]<br>IO2/PCS1_2 <sup>6</sup> | FP28 | SIUL<br>PWM/Timer<br>QuadSPI<br>— | I/O | M1 | None,<br>None | 128 | 158 | | PF[12] | PCR[82] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[82]<br>eMIOSB[16]<br>IO3/PCS2_2 <sup>6</sup> | FP27 | SIUL<br>PWM/Timer<br>QuadSPI<br>— | I/O | M1 | None,<br>None | 129 | 159 | | PF[13] | PCR[83] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[83]<br>IO0/SIN_2 <sup>6</sup><br>CANRX_1 | FP26 | SIUL<br>QuadSPI<br>FlexCAN_1<br>— | I/O | M1 | None,<br>None | 130 | 160 | | PF[14] | PCR[84] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[84]<br>IO1/SOUT_2 <sup>6</sup><br>CANTX_1 | FP25 | SIUL<br>QuadSPI<br>FlexCAN_1<br>— | I/O | M1 | None,<br>None | 131 | 161 | | PF[15] | PCR[85] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[85]<br>SCK_2<br>— | FP24 | SIUL<br>QuadSPI<br>— | I/O | F | None,<br>None | 132 | 162 | Pin number **PCR Alternate RESET** Port Special 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 direction pin register **144 LQFP 176 LQFP** FP7 SIUL I/O PG[0] GPIO[86] M2 9 9 PCR[86] Option 0 None, DCU Option 1 DCU B0 None I<sup>2</sup>C\_3 SCL<sub>3</sub> Option 2 SOUND SGL Option 3 PG[1] PCR[87] Option 0 GPIO[87] FP6 SIUL I/O M1 None, 10 10 DCU Option 1 DCU\_B1 None I<sup>2</sup>C\_3 Option 2 SDA 3 Option 3 PG[2] Option 0 GPI0[88] FP5 I/O 11 SIUL 11 PCR[88] M2 None, DCU Option 1 DCU B2 None eMIOSB[19] PWM/Timer Option 2 Option 3 PG[3] Option 0 I/O 12 PCR[89] **GPIO[89]** FP4 SIUL M1 None, 12 DCU Option 1 DCU B3 None PWM/Timer Option 2 eMIOSB[21] Option 3 PG[4] PCR[90] Option 0 GPIO[90] FP3 SIUL I/O M2 13 13 None, Option 1 DCU\_B4 DCU None PWM/Timer Option 2 eMIOSB[17] Option 3 PG[5] PCR[91] GPIO[91] 14 FP2 SIUL I/O 14 Option 0 M1 None, DCU\_B5 DCU Option 1 None Option 2 PWM/Timer eMIOSA[8] Option 3 GPIO[92] PG[6] PCR[92] Option 0 FP1 SIUL I/O M2 15 15 None, Option 1 DCU B6 DCU None Option 2 Option 3 PG[7] PCR[93] Option 0 GPIO[93] FP0 SIUL I/O M1 16 16 None, Option 1 DCU\_B7 DCU None Option 2 Option 3 46 # PXD10 Microcontroller Data Sheet, Rev. 1 | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad | RESET | Pin number | | |--------------------|----------|----------------------------------------------|----------------------------------------------|-----------------------|---------------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | i diletion | function <sup>2</sup> | reliplieral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PG[8] | PCR[94] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[94]<br>DCU_VSYNC<br>— | BP0 | SIUL<br>DCU<br>— | I/O | M2 | Input,<br>None | 17 | 17 | | PG[9] | PCR[95] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[95]<br>DCU_HSYNC<br>— | BP1 | SIUL<br>DCU<br>— | I/O | M1 | Input,<br>None | 18 | 18 | | PG[10] | PCR[96] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[96]<br>DCU_DE<br>— | BP2 | SIUL<br>DCU<br>— | I/O | M2 | None,<br>None | 19 | 19 | | PG[11] | PCR[97] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[97]<br>DCU_PCLK<br>— | BP3 | SIUL<br>DCU<br>— | I/O | M1 | None,<br>None | 20 | 20 | | PG[12] | PCR[98] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[98]<br>eMIOSA[23]<br>SOUND<br>eMIOSA[8] | FP30 | SIUL<br>PWM/Timer<br>SGL<br>PWM/Timer | I/O | S | None,<br>None | 126 | 156 | | PG[13] | | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PG[14] | | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PG[15] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[0] <sup>7</sup> | PCR[99] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[99]<br>TCK<br>—<br>— | _ | SIUL<br>JTAG<br>— | I/O | S | Input,<br>Pullup | 36 | 43 | | PH[1] <sup>7</sup> | PCR[100] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[100]<br>TDI<br>—<br>— | _ | SIUL<br>JTAG<br>— | I/O | S | Input,<br>Pullup | 33 | 36 | | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad <sub>.</sub> | RESET | Pin number | | |--------------------|----------|----------------------------------------------|---------------------------------------------|-----------------------|----------------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | Function | function <sup>2</sup> | reliplieral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PH[2] <sup>7</sup> | PCR[101] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[101]<br>TDO<br>— | _ | SIUL<br>JTAG<br>— | I/O | M1 | Output,<br>None | 34 | 39 | | PH[3] <sup>7</sup> | PCR[102] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[102]<br>TMS<br>— | _ | SIUL<br>JTAG<br>— | I/O | S | Input,<br>Pullup | 35 | 41 | | PH[4] | PCR[103] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[103]<br>PCS0_0<br>eMIOSB[16]<br>CLKOUT | _ | SIUL<br>DSPI_0<br>PWM/Timer<br>Control | I/O | F | None,<br>None | 47 | 61 | | PH[5] | PCR[104] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[104]<br>VLCD <sup>8</sup><br>— | _ | SIUL<br>LCD<br>— | I/O | S | None,<br>None | 21 | 21 | | PH[6] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[7] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[8] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[9] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[10] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[11] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[12] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[13] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[14] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PH[15] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PJ[0] | PCR[105] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[105]<br>PDI_DE<br>—<br>— | _ | SIUL<br>PDI<br>— | I/O | S | None,<br>None | _ | 119 | # PXD10 Microcontroller Data Sheet, Rev. 1 Freescale Semiconductor | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad <sub>.</sub> | RESET | Pin number | | |-------|----------|----------------------------------------------|----------------------------------------------|-----------------------|---------------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | Function | function <sup>2</sup> | renpheral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PJ[1] | PCR[106] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[106]<br>PDI_HSYNC<br>— | _ | SIUL<br>PDI<br>— | I/O | S | None,<br>None | _ | 120 | | PJ[2] | PCR[107] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[107]<br>PDI_VSYNC<br>— | _ | SIUL<br>PDI<br>— | I/O | S | None,<br>None | _ | 121 | | PJ[3] | PCR[108] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[108]<br>PDI_PCLK<br>— | _ | SIUL<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 122 | | PJ[4] | PCR[109] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[109]<br>PDI[0]<br>CANRX_0<br>— | _ | SIUL<br>PDI<br>FlexCAN_0 | I/O | S | None,<br>None | _ | 57 | | PJ[5] | PCR[110] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[110]<br>PDI[1]<br>CANTX_0 | _ | SIUL<br>PDI<br>FlexCAN_0 | I/O | M1 | None,<br>None | _ | 58 | | PJ[6] | PCR[111] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[111]<br>PDI[2]<br>CANRX_1<br>eMIOSA[22] | _ | SIUL<br>PDI<br>FlexCAN_1<br>PWM/Timer | I/O | S | None,<br>None | _ | 59 | | PJ[7] | PCR[112] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[112]<br>PDI[3]<br>CANTX_1<br>eMIOSA[21] | _ | SIUL<br>PDI<br>FlexCAN_1<br>PWM/Timer | I/O | M1 | None,<br>None | _ | 60 | | PJ[8] | PCR[113] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[113]<br>PDI[4]<br>—<br>— | _ | SIUL<br>PDI<br>—<br>— | I/O | S | None,<br>None | _ | 125 | PXD10 Microcontroller Data Sheet, Rev. 1 Pin number **PCR Alternate RESET** Port **Special** 1/0 Pad Peripheral<sup>3</sup> **Function** function<sup>1</sup> function<sup>2</sup> type<sup>4</sup> config.5 direction pin register **144 LQFP 176 LQFP** SIUL I/O PJ[9] PCR[114] GPIO[114] S 126 Option 0 None, PDI[5] PDI Option 1 None Option 2 Option 3 GPIO[115] PJ[10] PCR[115] Option 0 SIUL I/O S None, 127 Option 1 PDI PDI[6] None Option 2 Option 3 PJ[11] PCR[116] Option 0 GPIO[116] I/O S SIUL 128 None, PDI[7] PDI Option 1 None Option 2 Option 3 PJ[12] PCR[117] Option 0 GPIO[117] I/O SIUL M1 None. 135 PDI Option 1 PDI[8] None PWM/Timer Option 2 eMIOSB[17] Option 3 PJ[13] PCR[118] Option 0 GPIO[118] SIUL I/O M1 136 None, Option 1 PDI[9] PDI None Option 2 PWM/Timer eMIOSB[20] Option 3 PJ[14] PCR[119] GPIO[119] SIUL I/O 137 Option 0 M1 None, Option 1 PDI PDI[10] None eMIOSA[20] Option 2 PWM/Timer Option 3 GPIO[120] PJ[15] PCR[120] Option 0 SIUL I/O M1 138 None, Option 1 PDI[11] PDI None PWM/Timer Option 2 eMIOSA[19] Option 3 PK[0] PCR[121] Option 0 GPIO[121] SIUL I/O M1 141 None, PDI Option 1 PDI[12] None Option 2 eMIOSA[18] PWM/Timer DCU\_TAG DCU Option 3 # NXP Table 6. Port pin summary (continued) | Port | PCR | Alternate | | Pad | RESET | Pin number | | | | | |-------|----------|----------------------------------------------|------------------------------------|-----------------------|-------------------------------|------------|-------------------|----------------------|----------|----------| | pin | register | function <sup>1</sup> | runction | function <sup>2</sup> | renpheral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PK[1] | PCR[122] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[122]<br>PDI[13]<br>eMIOSA[17] | _ | SIUL<br>PDI<br>PWM/Timer<br>— | I/O | M1 | None,<br>None | _ | 142 | | PK[2] | PCR[123] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[123]<br>MCKO<br>PDI[10]<br>— | _ | SIUL<br>Nexus<br>PDI | I/O | F | None,<br>None | _ | 33 | | PK[3] | PCR[124] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[124]<br>MSEO<br>PDI[11] | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 34 | | PK[4] | PCR[125] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[125]<br>EVTO<br>PDI[12]<br>— | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 35 | | PK[5] | PCR[126] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[126]<br>EVTI<br>PDI[13]<br>— | _ | SIUL<br>Nexus<br>PDI | I/O | M1 | None,<br>None | _ | 37 | | PK[6] | PCR[127] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[127]<br>MDO0<br>PDI[14]<br>— | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 38 | | PK[7] | PCR[128] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[128]<br>MDO1<br>PDI[15]<br>— | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 40 | | PK[8] | PCR[129] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[129]<br>MDO2<br>PDI[16]<br>— | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 42 | # **Table 6. Port pin summary (continued)** | Port | PCR | Alternate | Function | Special | Peripheral <sup>3</sup> | I/O | Pad | RESET | Pin number | | |--------|----------|----------------------------------------------|----------------------------------|-----------------------|----------------------------------------------|-----------|-------------------|----------------------|------------|----------| | pin | register | function <sup>1</sup> | runction | function <sup>2</sup> | renpheral | direction | type <sup>4</sup> | config. <sup>5</sup> | 144 LQFP | 176 LQFP | | PK[9] | PCR[130] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[130]<br>MDO3<br>PDI[17] | _ | SIUL<br>Nexus<br>PDI<br>— | I/O | M1 | None,<br>None | _ | 44 | | PK[10] | PCR[131] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[131]<br>SDA_1<br>eMIOSA[15] | _ | SIUL<br>I <sup>2</sup> C_1<br>PWM/Timer<br>— | I/O | S | None,<br>None | _ | 52 | | PK[11] | PCR[132] | Option 0<br>Option 1<br>Option 2<br>Option 3 | GPIO[132]<br>SCL_1<br>eMIOSA[14] | _ | SIUL<br>I <sup>2</sup> C_1<br>PWM/Timer<br>— | I/O | S | None,<br>None | _ | 53 | | PK[12] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PK[13] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PK[14] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | | PK[15] | _ | _ | Reserved | _ | _ | _ | _ | _ | _ | _ | ## NOTES: - Alternate functions are chosen by setting the values of the PCR[n].PA bitfields inside the SIUL module. PCR[n].PA = 00 → Option 0; PCR[nn.PA = 01 → Option 1; PCR[n].PA = 10 → Option 2; PCR[n].PA = 11 → Option 3. This is intended to select the output functions; to use one of the input functions, the PCR[n].IBE bit must be written to '1', regardless of the values selected in the PCR[n].PA bitfields. For this reason, the value corresponding to an input only function is reported as "—". - <sup>2</sup> Special functions are enabled independently from the standard digital pin functions. Enabling standard I/O functions in the PCR registers may interfere with their functionality. ADC functions are enabled using the PCR[APC] bit; other functions are enabled by enabling the respective module. - <sup>3</sup> Using the PSMI registers in the System Integration Unit Lite (SIUL), different pads can be multiplexed to the same peripheral input. Please see the SIUL chapter of the *PXD10 Microcontroller Reference Manual* for details. - <sup>4</sup> See Table 7. - <sup>5</sup> Reset configuration is given as I/O direction and pull, e.g., "Input, Pullup". - <sup>6</sup> This option on this pin has alternate functions that depend on whether the QuadSPI is in SPI mode or in serial flash mode (SFM). - Out of reset pins PH[0:3] are available as JTAG pins (TCK, TDI, TDO and TMS respectively). It is up to the user to configure pins PH[0:3] when needed. - <sup>8</sup> This pin can be used for LCD supply pin VLCD. Refer to the voltage supply pin descriptions in the PXD10 data sheet for details. # Pinout and signal descriptions Table 7. Pad type descriptions | Abbreviation <sup>1</sup> | Description | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F | Fast (with GPIO and digital alternate function) | | J | Slow pads with analog muxing (built for ADC channels) | | M1 | Medium (with GPIO and digital alternate function) | | M2 | Programmable medium/slow pad (programmed via the slew rate control in the PCR): Slew rate disabled: Slow driver configuration (AC/DC parameters same as for a slow pad) Slew rate enabled: Medium driver configuration (AC/DC parameters same as for a medium pad) | | S | Slow (with GPIO and digital alternate function) | | SMD | Stepper motor driver (with slew rate control) | | Х | Oscillator | ### NOTES: # 2.8.1 Signal details Table 8. Signal details | Signal | Peripheral | Description | |------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ABS[0] | BAM | Alternate Boot Select. Gives an option to boot by downloading code via CAN or LIN. | | ANS[0:15] | ADC | Inputs used to bring into the device sensor-based signals for A/D conversion. ANS[0:15] connect to ATD channels [32:47]. | | MA[0:2] | ADC | These three control bits are output to enable the selection for an external Analog Mux for expansion channels. The available 8 multiplexed channels connect to ATD channels [64:71]. | | FABM | | Force Alternate Boot mode. Forces the device to boot from the external bus (Can or LIN). If not asserted, the device boots up from the lowest flash sector containing a valid boot signature. | | DCU_DE | DCU | Indicates that valid pixels are present. | | DCU_HSYNC | DCU | Horizontal sync pulse for TFT-LCD display | | DCU_PCLK | DCU | Output pixel clock for TFT-LCD display | | DCU_R[0:7],<br>DCU_G[0:7],<br>DCU_B[0:7] | DCU | Red, green and blue color 8-bit Pixel values for TFT-LCD displays | | DCU_TAG | DCU | Indicates when a tagged pixel is present in safety mode | | DCU_VSYNC | DCU | Vertical sync pulse for TFT-LCD display | | PCS[02]_0,<br>PCS[02]_1 | DSPI | Peripheral chip selects when device is in Master mode; not used in slave modes. | | SCK_0,<br>SCK_1 | DSPI | SPI clock signal—bidirectional | The pad descriptions refer to the different Pad Configuration Register (PCR) types. Refer to the SIUL chapter in the device reference manual for the features available for each pad type. # Table 8. Signal details (continued) | Signal | Peripheral | Description | |-------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | SIN_0,<br>SIN_1 | DSPI | SPI data input signal | | SOUT_0,<br>SOUT_1 | DSPI | SPI data output signal | | PCS0_2 | QuadSPI | Peripheral chip select for serial flash mode or chip select 0 for SPI master mode | | IO2/PCS1_2 | QuadSPI | Chip select 1 for SPI master mode and bidirectional IO2 for serial flash mode | | IO3/PCS2_2 | QuadSPI | Chip select 2 for SPI master mode and bidirectional IO3 for serial flash mode | | IO0/SIN_2 | QuadSPI | Data input signal for SPI master and slave modes and bidirectional IO0 for serial flash mode | | IO1/SOUT_2 | QuadSPI | Data output signal for SPI master and slave modes and bidirectional IO1 for serial flash mode | | SCK_2 | QuadSPI | Clock output signal for SPI master and serial flash modes and clock input signal for SPI slave mode | | eMIOSA[8:23],<br>eMIOSB[16:23] | eMIOS | Enhanced Modular Input Output System. 16+8 channel eMIOS for timed input or output functions. | | CANRX_0,<br>CANRX_1 | FlexCAN | Receive (RX) pins for the CAN bus transceiver | | CANTX_0, CANTX_1 | FlexCAN | Transmit (TX) pins for the CAN bus transceiver | | SCL_0,<br>SCL_1,<br>SCL_2,<br>SCL_3 | I <sup>2</sup> C | Bidirectional serial clock compatible with I <sup>2</sup> C specifications | | SDA_0,<br>SDA_1,<br>SDA_2,<br>SDA_3 | I <sup>2</sup> C | Bidirectional serial data compatible with I <sup>2</sup> C specifications | | тск | JTAG | Debug port serial clock as per JTAG specifications | | TDI | JTAG | Debug port serial data input port as per JTAG standards specifications | | TDO | JTAG | Debug port serial data output port as per JTAG standards specifications | | TMS | JTAG | Debug port Test Mode Select signal for the JTAG TAP controller state machine and indicates various state transitions for the TAP controller in the device | | BP[0:3] | LCD | Backplane signals from the LCD controlling the backplane reference voltage for the LCD display | | FP[0:39] | LCD | Frontplane signals for LCD segments | | EVTI | Nexus | Nexus2+ event input trigger | | EVTO | Nexus | Nexus2+ event output trigger | # Pinout and signal descriptions # Table 8. Signal details (continued) | Signal | Peripheral | Description | | | |------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | МСКО | Nexus | Output clock for the development tool | | | | MDO[0:3] | Nexus | Message output port pins that send information bits to the development tools for messages such as Branch Trace Message (BTM), Ownership Trace Message (OTM), Data Trace Message (DTM). Only available in reduced port mode. | | | | MSEO | Nexus | Output pin—Indicates the start or end of the variable length message on the MDO pins | | | | PDI[0:17] | DCU (PDI) | Video/graphic data in various RGB modes input to the DCU | | | | PDI_DE | DCU (PDI) | Input signal indicates the validity of pixel data on the Input PDI data bus. | | | | PDI_HSYNC | DCU (PDI) | Input indicates the timing reference for the start of each frame line for the PDI Input data. | | | | PDI_PCLK | DCU (PDI) | Input pixel clock from PDI | | | | PDI_VSYNC | DCU (PDI) | Input indicates the timing reference for the start of a frame for the PDI input data. | | | | RXD_0 | LINFlex | SCI/LIN Receive data signal—This port is used to download the code for the BAM boot sequence. | | | | RXD_1 | LINFlex | SCI/LIN Receive data signal. Input pad for the LIN SCI module. Connects to the internal LIN second port. | | | | TXD_0 | LINFlex | SCI/LIN Transmit data signal. This port is used to download the code for the BAM boot sequence. | | | | TXD_1 | LINFlex | SCI/LIN Transmit data signal—Transmit (output) port for the second LIN module in the chip | | | | SOUND | SGL | Sound signal to the speaker/buzzer | | | | SSD[0:5]_0<br>SSD[0:5]_1<br>SSD[0:5]_2<br>SSD[0:5]_3 | SSD | Bidirectional control of stepper motors using stall detection module | | | | M[0:5]C0M<br>M[0:5]C0P<br>M[0:5]C1M<br>M[0:5]C1P | SMC | Controls stepper motors in various configuration | | | | CLKOUT | MC_CGM | Output clock—It can be selected from several internal clocks of the device from the clock generation module. | | | ### 3.1 Introduction This section contains electrical characteristics of the device as well as temperature and power considerations. This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This could be done by internal pull up and pull down, which is provided by the product for most general purpose pins. The parameters listed in the following tables represent the characteristics of the device and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column. ### 3.2 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 9 are used and the parameters are tagged accordingly in the tables where appropriate. | Classification tag | Tag description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | **Table 9. Parameter Classifications** # NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. PXD10 Microcontroller Data Sheet, Rev. 1 Freescale Semiconductor 55 # 3.3 NVUSRO register Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the Nonvolatile User Options (NVUSRO) register. For a detailed description of the NVUSRO register, please see the chip reference manual. # 3.3.1 NVUSRO[PAD3V5V] field description Table 10 shows how NVUSRO[PAD3V5V] controls the device configuration. Table 10. PAD3V5V field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | ### NOTES The DC electrical characteristics are dependent on the PAD3V5V bit value. # 3.3.2 NVUSRO[OSCILLATOR\_MARGIN] field description Table 10 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 11. OSCILLATOR\_MARGIN field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|---------------------------------------------| | 0 | Low consumption configuration (4 MHz/8 MHz) | | 1 | High margin configuration (4 MHz/16 MHz) | ### NOTES The 4–16 MHz fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. <sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register. <sup>&</sup>lt;sup>2</sup> Default manufacturing value before Flash initialization is '1' (3.3 V) See the device reference manual for more information on the NVUSRO register. <sup>&</sup>lt;sup>2</sup> Default manufacturing value before Flash initialization is '1' # 3.4 Absolute maximum ratings Table 12. Absolute maximum ratings | Symbol | | • | Davamatas | Canditions | Va | Unit | | |------------------------------------------------------------------|----|---|-------------------------------------------------------------------------------------------|-----------------------------|-------------------------|--------------------------|------| | Symbo | 1 | С | Parameter | Conditions | Min | Max | Unit | | $V_{DDA}$ | SR | С | Voltage on VDDA pin (ADC reference) with respect to ground (V <sub>SSA</sub> ) | _ | -0.3 | 6.0 | V | | $V_{SSA}$ | SR | С | Voltage on VSSA (ADC reference) pin with respect to $V_{\rm SS}$ | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | $V_{DDPLL}$ | CC | С | Voltage on VDDPLL (1.2 V PLL supply) pin with respect to ground (V <sub>SSPLL</sub> ) | _ | -0.1 | 1.4 | V | | V <sub>SSPLL</sub> | SR | С | Voltage on VSSPLL pin with respect to $V_{\rm SS12}$ | _ | V <sub>SS12</sub> - 0.1 | V <sub>SS12</sub> + 0.1 | V | | $V_{\mathrm{DDR}}$ | SR | С | Voltage on VDDR pin (regulator supply) with respect to ground (V <sub>SSR</sub> ) | _ | -0.3 | 6.0 | V | | $V_{SSR}$ | SR | С | Voltage on VSSR (regulator ground) pin with respect to $V_{\mbox{\scriptsize SS}}$ | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>DD12</sub> | СС | С | Voltage on VDD12 pin with respect to ground (V <sub>SS12</sub> ) | _ | -0.1 | 1.4 | V | | V <sub>SS12</sub> | СС | С | Voltage on VSS12 pin with respect to V <sub>SS</sub> | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>DDE_A</sub> 1 | SR | С | Voltage on VDDE_A (I/O supply) pin with respect to ground (V <sub>SSE_A</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>DDE_B</sub> 1 | SR | С | Voltage on VDDE_B (I/O supply) pin with respect to ground (V <sub>SSE_B</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>DDE_C</sub> 1 | SR | С | Voltage on VDDE_C (I/O supply) pin with respect to ground (V <sub>SSE_C</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>DDE_E</sub> 1 | SR | С | Voltage on VDDE_E (I/O supply) pin with respect to ground (V <sub>SSE_E</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>DDMA</sub> <sup>1</sup> | SR | С | Voltage on VDDMA (stepper motor supply) pin with respect to ground ( $V_{SSMA}$ ) | _ | -0.3 | 6.0 | V | | V <sub>DDMB</sub> <sup>1</sup><br>V <sub>DDMC</sub> <sup>1</sup> | SR | С | Voltage on VDDMB/C (stepper motor supply) pin with respect to ground (V <sub>SSMB</sub> ) | _ | -0.3 | 6.0 | V | | V <sub>SS</sub> <sup>2</sup> | SR | С | I/O supply ground | _ | 0 | 0 | V | | V <sub>SSOSC</sub> | SR | С | Voltage on VSSOSC (oscillator ground) pin with respect to $\ensuremath{V_{SS}}$ | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | $V_{LCD}$ | SR | С | Voltage on VLCD (LCD supply) pin with respect to $V_{SS}$ | _ | 0 | V <sub>DDE_A</sub> + 0.3 | V | | V <sub>IN</sub> | SR | | Voltage on any GPIO pin with respect to ground | _ | -0.3 | 6.0 | V | | | | С | (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | -0.3 | $V_{DD} + 0.3^3$ | | Table 12. Absolute maximum ratings (continued) | Symbo | | _ | Parameter | Conditions | Va | Unit | | |----------------------|----|---|-----------------------------------------------------------------------|------------|-----|------|----| | Symbo | | J | raiametei | Min Max | | Max | | | I <sub>INJPAD</sub> | SR | | Injected input current on any pin during overload condition | _ | -10 | 10 | mA | | I <sub>INJSUM</sub> | SR | | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | I <sub>MAX</sub> | СС | D | Absolute maximum current drive rating | _ | _ | 45 | | | T <sub>STORAGE</sub> | SR | С | Storage temperature | _ | -55 | 150 | °C | # NOTES: ## NOTE Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$ or $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values. Throughout the remainder of this document V<sub>DD</sub> refers collectively to I/O voltage supplies, i.e., V<sub>DDE\_A</sub>, V<sub>DDE\_B</sub>, V<sub>DDE\_C</sub>, V<sub>DDE\_E</sub>, V<sub>DDMA</sub>, V<sub>DDMB</sub> and V<sub>DDMC</sub>, unless otherwise noted. Throughout the remainder of this document $V_{SS}$ refers collectively to I/O voltage supply grounds, i.e., $V_{SSE\_A}$ , $V_{SSE\_B}$ , $V_{SSE\_C}$ , $V_{SSE\_E}$ , $V_{SSMA}$ , $V_{SSMB}$ and $V_{SSMC}$ , unless otherwise noted. <sup>&</sup>lt;sup>3</sup> As long as the current injection specification is adhered to, then a higher potential is allowed. # 3.4.1 Recommended operating conditions # **NOTE** Maximum slew time for the supplies to ramp up should be 1 second, which is slowest ramp-up time. # **CAUTION** $V_{DDE\ C}$ and $V_{DDA}$ must be the same voltage. $V_{\mbox{\scriptsize DDMB}}$ and $V_{\mbox{\scriptsize DDMC}}$ must be the same voltage. Table 13. Recommended operating conditions (3.3 V) | Cumb | اء | С | Dozomotov | Conditions | Va | Value | | |----------------------------------|----|---|---------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------|-----------------------|--------| | Symbo | OI | C | Parameter | Conditions | Min | Max | _ Unit | | V <sub>DDA</sub> <sup>1</sup> | SR | С | Voltage on VDDA pin (ADC reference) with | _ | 3.0 | 3.6 | V | | | | С | respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DDE_C</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | V <sub>SSA</sub> | SR | С | Voltage on VSSA (ADC reference) pin with respect to V <sub>SS</sub> | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>SSPLL</sub> | SR | С | Voltage on VSSPLL pin with respect to $V_{SS12}$ | _ | 0 | 0 | V | | V <sub>DDR</sub> <sup>2</sup> | SR | С | Voltage on VDDR pin (regulator supply) with respect to ground ( $V_{\rm SSR}$ ) | _ | 3.0 | 3.6 | V | | V <sub>SSR</sub> | SR | С | Voltage on VSSR (regulator ground) pin with respect to $V_{\rm SS12}$ | _ | 0 | 0 | V | | V <sub>SS12</sub> <sup>4</sup> | СС | С | Voltage on VSS12 pin with respect to V <sub>SS</sub> | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>DD</sub> <sup>3,4,5</sup> | SR | С | Voltage on VDD pins (VDDE_A, VDDE_B, VDDE_C, VDDE_E, VDDMA, VDDMB, VDDMC) with respect to ground (V <sub>SS</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>SS</sub> <sup>6</sup> | SR | С | I/O supply ground | _ | 0 | 0 | V | | V <sub>DDE_A</sub> | SR | С | Voltage on VDDE_A (I/O supply) pin with respect to ground (V <sub>SSE_A</sub> ) | _ | 3.0 | 3.6 | V | | $V_{DDE\_B}$ | SR | С | Voltage on VDDE_B (I/O supply) pin with respect to ground (V <sub>SSE_B</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>DDE_C</sub> | SR | С | Voltage on VDDE_C (I/O supply) pin with respect to ground (V <sub>SSE_C</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>DDE_E</sub> | SR | С | Voltage on VDDE_E (I/O supply) pin with respect to ground (V <sub>SSE_E</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>DDMA</sub> | SR | С | Voltage on VDDMA (stepper motor supply) pin with respect to ground (V <sub>SSMA</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>DDMB</sub> | SR | С | Voltage on VDDMB (stepper motor supply) pin with respect to ground (V <sub>SSMB</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>DDMC</sub> | SR | С | Voltage on VDDMC (stepper motor supply) pin with respect to ground (V <sub>SSMC</sub> ) | _ | 3.0 | 3.6 | V | Table 13. Recommended operating conditions (3.3 V) (continued) | Symbo | N. | С | Parameter | Conditions | Value | | Unit | |--------------------|----|---|------------------------------------------------------------------------|------------|--------------------|--------------------------|-------| | Symbo | Ji | ) | r al allielei | Conditions | Min | Max | Oilit | | V <sub>SSOSC</sub> | SR | С | Voltage on VSSOSC (oscillator ground) pin with respect to $\rm V_{SS}$ | _ | 0 | 0 | V | | V <sub>LCD</sub> | SR | С | Voltage on VLCD (LCD supply) pin with respect to V <sub>SS</sub> | _ | 0 | V <sub>DDE_A</sub> + 0.3 | V | | TV <sub>DD</sub> | SR | С | V <sub>DD</sub> slope to ensure correct power up | _ | 5×10 <sup>−6</sup> | 0.25 | V/µs | | T <sub>A</sub> | SR | С | Ambient temperature under bias | _ | -40 | 105 | °C | | TJ | SR | С | Junction temperature under bias | | -40 | 150 | | ### NOTES: Table 14. Recommended operating conditions (5.0 V) | Cumb | <b>a</b> l | _ | Parameter | Conditions | Va | lue | Unit | |--------------------------------|------------|---|---------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|---------------------------------------------------------------|------| | Symb | OI | С | Parameter | Conditions | Min | Max 5.5 5.5 V <sub>DD</sub> + 0.1 V <sub>SS</sub> + 0.1 0 5.5 | Unit | | V <sub>DDA</sub> <sup>1</sup> | SR | С | Voltage on VDDA pin (ADC reference) with | _ | 4.5 | 5.5 | V | | | | С | respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | | С | | Relative to V <sub>DDE_C</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | | V <sub>SSA</sub> | SR | С | Voltage on VSSA (ADC reference) pin with respect $V_{SS}$ | _ | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>SSPLL</sub> | SR | С | Voltage on VSSPLL pin with respect to V <sub>SS12</sub> | _ | 0 | 0 | V | | $V_{DDR}^3$ | SR | С | Voltage on VDDR pin (regulator supply) with | _ | 4.5 | 5.5 | V | | | | С | respect to ground (V <sub>SSR</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | | | С | | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 | | | $V_{SSR}$ | SR | С | Voltage on VSSR (regulator ground) pin with respect to $V_{SS12}$ | _ | 0 | 0 | V | | V <sub>SS12</sub> | СС | С | Voltage on VSS12 pin with respect to V <sub>SS</sub> | _ | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V | | V <sub>DD</sub> <sup>4,5</sup> | SR | С | Voltage on VDD pins (VDDE_A, VDDE_B, VDDE_C, VDDE_E, VDDMA, VDDMB, VDDMC) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 4.5 | 5.5 | V | # PXD10 Microcontroller Data Sheet, Rev. 1 $<sup>^{1}</sup>$ 100 nF capacitance needs to be provided between $V_{DDA}/V_{SSA}$ pair. $<sup>^2</sup>$ At least 10 $\mu\text{F}$ capacitance must be connected between $V_{DDR}$ and $V_{SS}.$ This is required because of sharp surge due to external ballast. $<sup>^{3}\ \</sup> V_{DD}\ refers\ collectively\ to\ I/O\ voltage\ supplies,\ i.e.,\ V_{DDE\_A},\ V_{DDE\_B},\ V_{DDE\_C},\ V_{DDE\_E},\ V_{DDMA},\ V_{DDMB}\ and\ V_{DDMC}.$ $<sup>^4</sup>$ 100 nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/O's DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub> device is reset. V<sub>SS</sub> refers collectively to I/O voltage supply grounds, i.e., V<sub>SSE\_A</sub>, V<sub>SSE\_B</sub>, V<sub>SSE\_C</sub>, V<sub>SSE\_E</sub>, V<sub>SSMA</sub>, V<sub>SSMB</sub> and V<sub>SSMC</sub>) unless otherwise noted. Table 14. Recommended operating conditions (5.0 V) (continued) | 0 | Symbol | | B | 0 111 | Va | llue | | |---------------------------------|--------|---|-----------------------------------------------------------------------------------------|------------|--------------------|--------------------|------| | Symbo | OI | С | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> <sup>6</sup> | SR | С | I/O supply ground | _ | 0 | 0 | V | | V <sub>DDE_A</sub> | SR | С | Voltage on VDDE_A (I/O supply) pin with respect to ground (V <sub>SSE_A</sub> ) | _ | 4.5 | 5.5 | V | | V <sub>DDE_B</sub> | SR | С | Voltage on VDDE_B (I/O supply) pin with respect to ground (V <sub>SSE_B</sub> ) | _ | 4.5 | 5.5 | V | | V <sub>DDE_C</sub> <sup>7</sup> | SR | С | Voltage on VDDE_C (I/O supply) pin with respect to ground (V <sub>SSE_C</sub> ) | _ | 4.5 | 5.5 | V | | V <sub>DDE_E</sub> | SR | С | Voltage on VDDE_E (I/O supply) pin with respect to ground (V <sub>SSE_E</sub> ) | | 4.5 | 5.5 | V | | $V_{\text{DDMA}}$ | SR | С | Voltage on VDDMA (stepper motor supply) pin with respect to ground (V <sub>SSMA</sub> ) | _ | 4.5 | 5.5 | V | | $V_{\text{DDMB}}$ | SR | С | Voltage on VDDMB (stepper motor supply) pin with respect to ground (V <sub>SSMB</sub> ) | _ | 4.5 | 5.5 | V | | $V_{\text{DDMC}}$ | SR | С | Voltage on VDDMC (stepper motor supply) pin with respect to ground (V <sub>SSMC</sub> ) | _ | 4.5 | 5.5 | V | | V <sub>SSOSC</sub> | SR | С | Voltage on VSSOSC (oscillator ground) pin with respect to $\rm V_{SS}$ | _ | 0 | 0 | V | | $V_{LCD}$ | SR | С | Voltage on VLCD (LCD supply) pin with respect to V <sub>SS</sub> | _ | 0 | $V_{DDE\_A} + 0.3$ | V | | $TV_DD$ | SR | С | V <sub>DD</sub> slope to ensure correct power up | | 3×10 <sup>-6</sup> | 0.25 | V/µs | | T <sub>A</sub> | SR | С | Ambient temperature under bias | _ | -40 | 105 | °C | | TJ | SR | С | Junction temperature under bias | _ | -40 | 150 | °C | # NOTES: ## NOTE RAM data retention is guaranteed with VDD12 not below 1.08 V. <sup>1 100</sup> nF capacitance needs to be provided between V<sub>DDA</sub>/V<sub>SSA</sub> pair. <sup>&</sup>lt;sup>2</sup> Full functionality cannot be guaranteed when voltage drops below 4.5 V. In particular, I/O DC and ADC electrical characteristics may not be guaranteed below 4.5 V during the voltage drop sequence. $<sup>^3</sup>$ 10 $\mu$ F capacitance must be connected between $V_{DDR}$ and $V_{SS12}$ . This is required because of sharp surge due to external ballast. $<sup>^{4}\ \</sup> V_{DD}\ refers\ collectively\ to\ I/O\ voltage\ supplies,\ i.e.,\ V_{DDE\_A},\ V_{DDE\_B},\ V_{DDE\_C},\ V_{DDE\_E},\ V_{DDMA},\ V_{DDMB}\ and\ V_{DDMC}.$ <sup>&</sup>lt;sup>5</sup> 100 nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair $<sup>^{6}</sup>$ V<sub>SS</sub> refers collectively to I/O voltage supply grounds, i.e., V<sub>SSE\_A</sub>, V<sub>SSE\_B</sub>, V<sub>SSE\_C</sub>, V<sub>SSE\_E</sub>, V<sub>SSMA</sub>, V<sub>SSMB</sub> and V<sub>SSMC</sub>) unless otherwise noted. $<sup>^{7}</sup>$ V<sub>DDE C</sub> should be the same as V<sub>DDA</sub> with a 100 mV variation, i.e., V<sub>DDE C</sub> = V<sub>DDA</sub> ±100 mV. # 3.4.2 Connecting power supply pins: What to do and what not to do ### Do: - Have all power/ground supplies connected on the board from a strong supply source rather than weak voltage divider sources unless there is "NO IO activity" in the section - Meet the supply specifications for max / typical operating conditions to guarantee correct operation - Place the decoupling near the supply/ground pin pair for EMI emissions reduction - Route high-noise supply/ground away from sensitive signals (for example, ADC channels must be away from SMD supply/motor pads) - Use star routing for the ballast supply from the VDDR supply to avoid ballast startup noise injected to VDDR supply of the device - Use LC inductive filtering for ADC, OSC, and PLL supplies if these are generated from common board regulators ## • Do not: - Violate injection current limit per IO/All IO pins as per specifications - Connect sensitive supplies/ground on noisy supplies/ground (that is, ADC, PLL, and OSC) - Use SMD supply for generation of noise free supply as these are most noisy lines in the system - Connect different VDD pins (connected together inside the device) to different potentials. # 3.5 Thermal characteristics Table 15. LQFP thermal characteristics | Symbol | | С | C Parameter | Conditions | Value | | Unit | |--------------------|----|---|---------------------------------------------------------------------------------------------|------------------------------------------|---------|-----------------|------| | Syllib | Oi | 0 | r ai ainetei | Conditions | 144-pin | 144-pin 176-pin | | | $R_{\theta JA}$ | CC | D | Thermal resistance, junction-to-ambient | Single layer board—1s | 50 | 43 | °C/W | | | CC | | natural convection <sup>1</sup> | Four layer board—2s2p | 41 | 35 | °C/W | | $R_{\theta JMA}$ | СС | D | Thermal resistance, junction-to-moving-air ambient <sup>2</sup> | @ 200 ft./min., single layer board—1s | 41 | 35 | °C/W | | | СС | | | @ 200 ft./min., four layer<br>board—2s2p | 35 | 30 | °C/W | | $R_{\theta JB}$ | СС | D | Thermal resistance, junction-to-board <sup>2</sup> | _ | 29 | 24 | °C/W | | $R_{\theta JCtop}$ | СС | D | Thermal resistance, junction-to-case (top) <sup>3</sup> | _ | 10 | 9 | °C/W | | $\Psi_{JT}$ | СС | D | Junction-to-package top thermal characterization parameter, natural convection <sup>4</sup> | _ | 2 | 2 | °C/W | ### NOTES: PXD10 Microcontroller Data Sheet, Rev. 1 62 Freescale Semiconductor Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. # 3.5.1 General notes for specifications at maximum junction temperature An estimate of the chip junction temperature, T<sub>I</sub>, can be obtained from Equation 1: $$T_{J} = T_{A} + (R_{\theta, JA} \times P_{D})$$ Eqn. 1 where: $T_A$ = ambient temperature for the package (°C) $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the: - Construction of the application board (number of planes) - Effective size of the board which cools the component - Quality of the thermal and electrical connections to the planes - Power dissipated by adjacent components Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced. As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has: - One oz. (35 micron nominal thickness) internal planes - Components are well separated - Overall power dissipation on the board is less than $0.02~\mathrm{W/cm^2}$ The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. At a known board temperature, the junction temperature is estimated using Equation 2: $$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$ Eqn. 2 where: $T_B$ = board temperature for the package perimeter (°C) $R_{\theta JB}$ = junction-to-board thermal resistance (°C/W) per JESD51-8S $P_D$ = power dissipation in the package (W) When the heat loss from the package case to the air does not factor into the calculation, an acceptable value for the junction temperature is predictable. Ensure the application board is similar to the thermal test condition, with the component soldered to a board with internal planes. The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance: $$R_{\theta,JA} = R_{\theta,JC} + R_{\theta CA}$$ Eqn. 3 where: $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction to case thermal resistance (°C/W) $R_{\theta CA}$ = case to ambient thermal resistance (°C/W) $R_{\theta JC}$ s device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required. A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature by measuring the temperature at the top center of the package case using Equation 4: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ Eqn. 4 where: $T_T$ = thermocouple temperature on top of the package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in the package (W) PXD10 Microcontroller Data Sheet, Rev. 1 65 The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire. ### References: Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 USA (415) 964-5111 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the WEB at http://www.jedec.org. # 3.6 Electromagnetic compatibility (EMC) characteristics Susceptibility tests are performed on a sample basis during product characterization. # 3.6.1 EMC requirements on board The following practices help minimize noise in applications. - Place a 100 nF capacitor between each of the $V_{DD12}/V_{SS12}$ supply pairs and also between the $V_{DDPLL}/V_{SSPLL}$ pair. The voltage regulator also requires stability capacitors for these supply pairs. - Place a 10 µF capacitor on VDDR. - Isolate VDDR with ballast emitter to avoid voltage droop during STANDBY mode exit. - Enable pad slew rate only as necessary to eliminate I/O noise: - Enabling slew rate for SMD pads will reduce noise on motors. - Disabling slew rate for non-SMD pads will reduce noise on non-SMD IOs. - Enable PLL modulation ( $\pm$ 2%) for system clock. - Place decoupling capacitors for all HV supplies close to the pins. # 3.6.2 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for his application. • Software recommendations – The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) - Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. ### **Electromagnetic interference (EMI)** 3.6.3 Table 16. EMI testing specifications<sup>1</sup> | Symb | Symbol | | C Parameter | Conditions | , | | Unit | | | |---------|--------|---|----------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|--| | - Cynns | ,OI | | i didilicici | CS.III.III.II | | Тур | Max | | | | _ | SR | Т | Scan range | 150 kHz – 30 MHz: RBW 9 kHz, step size 5 kHz<br>30 MHz – 1 GHz: RBW 120 kHz, step size 80 kHz | 0.15 | _ | 1000 | MHz | | | _ | SR | Т | Operating frequency | Crystal frequency 8 MHz | _ | 64 | _ | MHz | | | _ | SR | Т | VDD12, VDDPLL operating voltages | _ | _ | 1.28 | _ | V | | | _ | SR | Т | VDD, VDDA operating voltages | _ | _ | 5 | _ | V | | | _ | SR | Т | Maximum amplitude | No PLL frequency modulation | _ | 33 | _ | dΒμV | | | | | | | ±2% PLL frequency modulation | _ | 30 | _ | | | | _ | SR | | Operating temperature | | | 25 | _ | °C | | ### Absolute maximum ratings (electrical sensitivity) 3.6.4 Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. ### 3.6.4.1 Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. PXD10 Microcontroller Data Sheet, Rev. 1 66 Freescale Semiconductor EMI testing and I/O port waveforms per SAE J1752/3 issued 1995-03. 67 | Symbol | | С | Ratings | Conditions | Class | Max value | Unit | |-----------------------|-----------------------------------------------------------------|---|----------------------------------------------------|---------------------------------------------------|-------|---------------|------| | V <sub>ESD(HBM)</sub> | CC | | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C | 2000 | V | | V <sub>ESD(MM)</sub> | СС | | Electrostatic discharge voltage (Machine Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2 | M2 200 | | | V <sub>ESD(CDM)</sub> | DM) CC T Electrostatic discharge voltage T <sub>A</sub> = 25 °C | | | СЗА | 500 | | | | | | | (Charged Device Model) | conforming to AEC-Q100-011 | | 750 (corners) | | Table 17. ESD absolute maximum ratings 1 2 ### NOTES: # 3.6.4.2 Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 18. Latch-up results | Syn | nbol | С | Parameter | Conditions | Class | |-----|------|---|-----------|-----------------------------------------------|------------| | LU | CC | Т | ! · | T <sub>A</sub> = 105 °C conforming to JESD 78 | II level A | # 3.7 Power management electrical characteristics # 3.7.1 Voltage regulator electrical characteristics The internal high power or main regulator (HPREG) requires an external NPN ballast transistor (see Table 19 and Table 20) to be connected as shown in Figure 5 as well as an external capacitance ( $C_{REG}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 15 nH. For the PXD10 microcontroller, 100 nF should be placed between each of the $V_{DD12}/V_{SS12}$ supply pairs and also between the $V_{DDPLL}/V_{SSPLL}$ pair. These decoupling capacitors are in addition to the required stability capacitance. Additionally, 10 $\mu$ F should be placed between the $V_{DDR}$ pin and the adjacent $V_{SS}$ pin. PXD10 Microcontroller Data Sheet, Rev. 1 $V_{DDR} = 3.0 \text{ V}$ to 3.6 V / 4.5 V to 5.5 V, $T_A = -40$ to 105 °C, unless otherwise specified. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Figure 5. External NPN ballast connections Table 19. Allowed ballast components | Part | Manufacturer | Recommended derivative | |-------|-----------------------------------|------------------------| | BCP68 | ON, IFX, NXP, Fairchild, ST, etc. | BCP68 | | BCX68 | IFX | BCX68-10<br>BCX68-16 | | BC817 | ON, IFX, NXP, Fairchild, etc. | BC817Su<br>BC817-25 | | BCP56 | ON, IFX, NXP, Fairchild, ST, etc. | BCP68-10<br>BCP68-16 | Table 20. Ballast component parameters | Parameter | Specification | |---------------------------------|----------------------------------------------------------------------------------------------------| | Capacitance on VDDR | 10 μF (minimum)<br>Place close to NPN collector | | Stability capacitance on VDD12 | 40 μF (minimum)<br>Place close to NPN emitter | | Decoupling capacitance on VDD12 | 100 nF × number of pins (minimum) Place on each VDD12/VSS12 pair and on the PLL supply/ground pair | | Base resistor | 20 kΩ | The capacitor values listed in Table 20 include a de-rating factor of 40%, covering tolerance, temperature, and aging effects. These factors are taken into account to assure proper operation under worst-case conditions. X7R type materials are recommended for all capacitors, based on ESR characteristics. Large capacitors are for regulator stability and should be located near the external ballast transistor. The number of capacitors is not important — only the overall capacitance value and the overall ESR value are important. Small capacitors are for power supply decoupling, although they do contribute to the overall capacitance values. They should be located close to the device pin. Table 21. Voltage regulator electrical characteristics | Symb | a d | С | Poros | neter | Conditions | | Value | | Unit | |-------------------|-----|---|-----------------------------|--------------------------------|-------------------------------------------------------|-------|-------|------------------------------------------|-------| | Syllic | JOI | C | i diameter | | Conditions | Min | Тур | Max | | | TJ | SR | С | Junction temperature | | _ | -40 | _ | 150 | °C | | I <sub>REG</sub> | CC | С | Current consumption | | Reference included,<br>@ 55 °C No load<br>@ Full load | _ | _ | 2<br>11 | mA | | ΙL | CC | С | Output current capacity | | DC load current | _ | _ | 200 | mA | | V <sub>DD12</sub> | СС | С | | | Pre-trimming sigma < 7 mV | _ | 1.330 | _ | V | | | | Ρ | | | Post-trimming | 1.145 | 1.28 | 1.32 | V | | | SR | С | External decoupling/stab | ility capacitor | 4 capacitances of 10 μF each | _ | _ | 10 × 4 | μF | | | | С | | | ESR of external cap | 0.05 | _ | 0.2 | Ω | | | | С | | | 1 bond wire R + 1 pad<br>R | 0.2 | | 1 | Ω | | L <sub>BOND</sub> | СС | D | Bonding Inductance for B | ipolar Base Control pad | _ | 0 | _ | 15 | nΗ | | | CC | D | Power supply rejection | @ DC @ no load | $C_L = 10 \mu F \times 4$ | _ | _ | -30 | dB | | | | D | | @ 200 kHz @ no load | | | | -100 | | | | | D | | @ DC @ 200 mA | | | | -30 | | | | | D | | @ 200 kHz @ 200 mA | | | | -30 | | | | СС | D | Load current transient | | C <sub>L</sub> = 10 μF × 4 | _ | _ | 10% to 9<br>I <sub>L</sub> (max<br>100 i | k) in | | t <sub>SU</sub> | CC | С | Start-up time after input s | supply stabilizes <sup>1</sup> | $C_L = 10 \mu F \times 4$ | _ | _ | 100 | μs | Table 22. Low-power voltage regulator electrical characteristics | Symb | Symbol | | Parameter | Conditions | | Unit | | | |-------------------|--------|---|--------------------------------------|-------------------------------------------------------|------|------|----------|----| | Syllic | | | Faranteter | Conditions | Min | Тур | Max | | | T <sub>J</sub> | SR | С | Junction temperature | _ | -40 | | 150 | °C | | I <sub>REG</sub> | CC | С | Current consumption | Reference included,<br>@ 55 °C No load<br>@ Full load | _ | _ | 5<br>600 | μА | | ΙL | CC | С | Output current capacity <sup>1</sup> | DC load current | _ | _ | 15 | mA | | V <sub>DD12</sub> | СС | С | Output voltage | Pre-trimming sigma < 7 mV | _ | 1.33 | | V | | | | Ρ | | Post-trimming | 1.14 | 1.24 | 1.32 | | NOTES: Time after the input supply to the voltage regulator has ramped up (V<sub>DDR</sub>). Table 22. Low-power voltage regulator electrical characteristics (continued) | Symb | od. | С | Para | meter | Conditions | | Unit | | | |-------------------|-----|---|---------------------------|----------------------------------------|---------------------------|--------|------|----------------------------------|-----| | Syllid | ,Oi | 0 | i di diffetei | | Conditions | Min | Тур | Max | | | | SR | С | External decoupling/stab | kternal decoupling/stability capacitor | | 10 × 4 | _ | 10 × 4 | μF | | | | С | | E | | 0.1 | _ | 0.6 | ohm | | | | С | | 1<br>R | | 0.2 | _ | 1 | ohm | | L <sub>BOND</sub> | СС | D | Bonding Inductance for E | Bipolar Base Control pad | _ | 0 | _ | 15 | nΗ | | | CC | D | Power supply rejection | @ DC @ no load | $C_L = 10 \mu F \times 4$ | _ | _ | 55 | dB | | | | D | | any frequency @ no load | | | | 32 | | | | | D | | @ DC @ max load | | | | 24 | | | | | D | | any frequency @ max load | | | | 12 | | | | СС | D | Load current transient | Load current transient | | _ | _ | 10% to 9<br>I <sub>L</sub> in 10 | | | t <sub>SU</sub> | СС | С | Start-up time after input | supply stabilizes <sup>2</sup> | $C_L = 10 \mu F \times 4$ | _ | _ | 700 | μs | # NOTES: Table 23. Ultra-low-power voltage regulator electrical characteristics | Symb | Symbol | | Parameter | Conditions | | | Unit | | |-------------------|--------|---|-----------------------------------------------------|-------------------------------------------------------|------|------|----------|----| | Jyllik | | | r arameter | Conditions | Min | Тур | Max | | | TJ | SR | С | Junction temperature | | -40 | _ | 150 | °C | | I <sub>REG</sub> | CC | С | Current consumption | Reference included,<br>@ 55 °C No load<br>@ Full load | _ | _ | 2<br>100 | μА | | IL | CC | С | Output current capacity | DC load current | _ | _ | 5 | mA | | V <sub>DD12</sub> | CC | С | Output voltage (value @ I <sub>L</sub> = 0 @ 27 °C) | Pre-trimming sigma < 7 mV | _ | 1.33 | _ | V | | | | | | Post-trimming | 1.14 | 1.24 | 1.32 | | On this device, the ultra-low-power regulator is always enabled when the low-power regulator is enabled. Therefore, the total low-power current capacity is the sum of I<sub>L</sub> values for the two regulators. <sup>&</sup>lt;sup>2</sup> Time after the input supply to the voltage regulator has ramped up (V<sub>DDR</sub>) and the voltage regulator has asserted the Power OK signal. | Symbol | | C | С | C | C | C | С | C | Para | Walue Conditions | | | | | Unit | |--------|----|---|------------------------|--------------------------|------------|-----|-----|------------------|------|------------------|--|--|--|--|------| | | | O | Tara | meter | Conditions | Min | Тур | Max | | | | | | | | | | CC | D | Power supply rejection | @ DC @ no load | _ | _ | | 25 | dB | | | | | | | | | | D | | any frequency @ no load | | | | 7 | | | | | | | | | | | D | | @ DC @ max load | | | | 25 | | | | | | | | | | | D | | any frequency @ max load | | | | 8 | | | | | | | | | | CC | D | Load current transient | | _ | _ | | 10 to 90<br>70 μ | | | | | | | | ### 3.7.2 Voltage monitor electrical characteristics The device implements a Power-on Reset (POR) module to ensure correct power-up initialization, as well as four low voltage detectors (LVDs) to monitor the $V_{DD}$ and the $V_{DD12}$ voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply - LVDHV5 monitors $V_{DD}$ when application uses device in the 5.0 V $\pm$ 10% range - LVDLVCOR monitors power domain No. 1 - LVDLVBKP monitors power domain No. 0 Table 24. Low voltage monitor electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Unit | | |------------------------|----|---|----------------------------------------------|-------------------------|------|-----|------|-------| | Symbol | | C | r arameter | Conditions | Min | Тур | Max | Oille | | V <sub>PORH</sub> | CC | Р | Power-on reset threshold | _ | 1.5 | _ | 2.6 | V | | V <sub>LVDHV3H</sub> | CC | Р | LVDHV3 low voltage detector high threshold | _ | _ | _ | 2.9 | | | V <sub>LVDHV5H</sub> | CC | Р | LVDHV5 low voltage detector high threshold | _ | _ | _ | 4.4 | | | V <sub>LVDHV3L</sub> | CC | Р | LVDHV3 low voltage detector low threshold | _ | 2.6 | _ | _ | | | V <sub>LVDHV5L</sub> | СС | Р | LVDHV5 low voltage detector low threshold | _ | 3.8 | _ | _ | | | V <sub>LVDLVCORH</sub> | CC | Р | LVDLVCOR low voltage detector high threshold | T <sub>A</sub> = 25 °C, | _ | _ | 1.14 | | | V <sub>LVDLVCORL</sub> | CC | Р | LVDLVCOR low voltage detector low threshold | after trimming | 1.08 | — | — | | ### 3.7.3 Low voltage domain power consumption Table 25 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application. 71 Freescale Semiconductor PXD10 Microcontroller Data Sheet, Rev. 1 $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified Table 25. DC electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | T <sub>A</sub> | Value | | | Unit | | |------------------------------------|----|---|-----------------------|------------------------------------|----------------|-------|-----|------|-------|--| | | | | i didilicici | Conditions | 'A | Min | Тур | Max | Oille | | | I <sub>DDRUN</sub> <sup>2</sup> | СС | Ρ | RUN mode current | _ | | - | 130 | 180 | mA | | | I <sub>DDHALT</sub> | СС | Ρ | HALT mode current | _ | | _ | 4 | 25 | mA | | | I <sub>DDSTOP</sub> | CC | Р | STOP mode current | 16 MHz fast internal RC oscillator | 25°C | _ | 250 | 1800 | μΑ | | | | | | | off, HPVREG off | 105°C | _ | 5 | 20 | mΑ | | | | | | | 16 MHz fast internal RC oscillator | 25°C | _ | 2.5 | 6.5 | mΑ | | | | | | | off, HPVREG on | 105°C | _ | 7 | 25 | mA | | | I <sub>DDSTDBY</sub> | СС | С | STANDBY mode current | See Table 26 | | | | | | | | I <sub>DDSTDBY1</sub> <sup>3</sup> | СС | Ρ | STANDBY1 mode current | | 25°C | _ | 20 | 100 | μΑ | | | | | | | | 105°C | _ | 180 | _ | μΑ | | | | | | | T <sub>J</sub> = 150°C | _ | _ | 350 | 1500 | μΑ | | | I <sub>DDSTDBY2</sub> <sup>4</sup> | СС | Ρ | STANDBY2 mode current | | 25°C | _ | 30 | 100 | μΑ | | | | | | | | 105°C | _ | 350 | _ | μΑ | | | | | | | T <sub>J</sub> = 150°C | _ | _ | 600 | 2500 | μΑ | | Table 26. IDDSTDBY specification<sup>1</sup> | Temperature (T <sub>A</sub> ,°C) | | off,<br>AM on | FIRC on,<br>8 KB RAM on | | 32 kHz SXOSC on,<br>8 KB RAM on | | 32 kHz SXOSC on,<br>all RAM on | | |----------------------------------|--------|---------------|-------------------------|---------|---------------------------------|--------|--------------------------------|---------| | (1 <sub>A</sub> , C) | 3.3 V | 5.5 V | 3.3 V | 5.5 V | 3.3 V | 5.5 V | 3.3 V | 5.5 V | | -40 | 16 μΑ | 25 μΑ | 326 μΑ | 340 μΑ | 16 μΑ | 26 μΑ | 22 μΑ | 32 μΑ | | 0 | 18 μΑ | 29 μΑ | 334 μΑ | 347 μΑ | 19 μΑ | 29 μΑ | 26 μΑ | 37 μΑ | | 25 | 23 μΑ | 33 μΑ | 342 μΑ | 355 μΑ | 24 μΑ | 34 μΑ | 34 μΑ | 45 μΑ | | 55 | 41 μΑ | 51 μΑ | 363 μΑ | 377 μΑ | 42 μΑ | 53 μΑ | 69 μΑ | 80 μΑ | | 85 | 93 μΑ | 104 μΑ | 421 μΑ | 435 μΑ | 100 μΑ | 110 μΑ | 182 μΑ | 195 μΑ | | 105 | 173 μΑ | 185 μΑ | 502 μΑ | 517 μΑ | 181 μΑ | 194 μΑ | 344 μΑ | 358 μΑ | | 125 <sup>2</sup> | 320 μΑ | 334 μΑ | 648 μΑ | 667 μΑ | 321 μΑ | 335 μΑ | 620 μΑ | 638 μΑ | | 150 <sup>2</sup> | 681 μΑ | 698 μΑ | 1005 μΑ | 1028 μΑ | 654 μΑ | 677 μΑ | 1270 μΑ | 1300 μΑ | # PXD10 Microcontroller Data Sheet, Rev. 1 NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 105 °C <sup>&</sup>lt;sup>2</sup> Value is for maximum peripherals turned on. May vary significantly based on different configurations, active peripherals, operating frequency, etc. <sup>&</sup>lt;sup>3</sup> ULPreg on, HP/LPVreg off, 8 KB RAM on, device configured for minimum consumption, all possible modules switched off. <sup>&</sup>lt;sup>4</sup> ULPreg on, HP/LPVreg off, 32 KB RAM on, device configured for minimum consumption, all possible modules switched off. All current values are typical values. <sup>2</sup> Values provided for reference only. The permitted temperature range of the chip is specified separately. ### 3.7.4 Recommended power-up and power-down order Figure 6 shows the recommended order for powering up the power supplies on this device. The 1.2 V regulator output starts after the device's internal POR (VDDREG HV) is deasserted at approximately 2.7 V on VDDREG. Figure 6. Recommended order for powering up the power supplies ### CAUTION The voltages $V_A$ and $V_B$ in Figure 6 must always obey the relation $V_B \ge V_A - 0.7$ V. Otherwise, currents from the 1.2 V supply to the 3.3 V supply may result. Figure 7 shows the recommended order for powering down the power supplies on this device. It is acceptable for the VDD IO HV supply to ramp down faster than the 1.2 V regulator output, even if the latter takes time to discharge the high 40 $\mu$ F capacitance. (The capacitor will ultimately discharge.) Figure 7. Recommended order for powering down the power supplies ### **CAUTION** The VDD IO HV supply must be disabled after the VDDREG HV supply voltage drops below 1.5 V. This is to ensure that the 1.2 V regulator shuts down before the 3.3 V regulator shuts down. ## 3.7.5 Power-up inrush current profile Figure 8 shows the power up inrush current profile of the ballast transistor under the worst possible startup condition (fastest PVT and fastest power ramp time). Figure 8. Power-up inrush current profile PXD10 Microcontroller Data Sheet, Rev. 1 The HPREG has a "soft startup" profile which increases the supply in steps of approximately 50 mV in a series of approximately 25 steps. Therefore, the peak current is within 750 mA of the maximum current during startup. This eliminates any noise on the VDDR supply during startup and charging of NPN emitter stability capacitance of $40 \mu F$ (minimum). Soft startup also occurs when waking up from standby mode to limit noise on the VDDR supply. In case VDDR is shared between the device and the ballast, it must be star routed on the board or isolated as much as possible to avoid any noise injected by the ballast. Soft startup will help to limit this noise but a VDDR capacitor close to the ballast pin is critical here. A minimum capacitance of 10 µF is needed. Table 27 shows the typical and maximum startup currents. | Symb | nol . | С | Parameter | Va | lue | Unit | |--------------------|-------|---|-----------------|-----|-----|-------| | Oyillo | | | i ai ametei | Тур | Max | Oille | | I <sub>START</sub> | СС | Т | Startup current | 300 | 800 | mA | Table 27. Startup current ### 3.7.6 HPREG load regulation characteristics The HPREG exhibits a very strong load-regulation behavior (the transition from low- to high-current state is regulated quickly). This is illustrated in Figure 10, which shows a 10-150 mA jump over 10 ns. Under any case of load transition, the HPREG responds within 100 ns and stabilizes within 5 $\mu$ s. This helps improve the stability of the 1.2 V supply and settling time. Figure 9. HPREG load regulation ### 3.8 I/O pad electrical characteristics ### 3.8.1 I/O pad types The device provides five main I/O pad types: Freescale Semiconductor 75 PXD10 Microcontroller Data Sheet, Rev. 1 - Slow pads These are the most common pads, providing a good compromise between transition time and low electromagnetic emission. - Medium pads These are provided in two types (M1 and M2) and provide transitions fast enough for the serial communication channels. M2 pads include slew rate control. - Fast pads These provide maximum speed. There are used for improved NEXUS debugging capability. - SMD pads These provide additional current capability to drive stepper motor loads. - Digital I/O with analog (J) pad These provide input and output digital features and analog input for ADC. M2 and Fast pads can disable slew rate to reduce electromagnetic emission, at the cost of reducing AC performance. ### 3.8.2 I/O input DC characteristics Table 28 provides input DC electrical characteristics as described in Figure 10. Figure 10. I/O input DC electrical characteristics definition Table 28. I/O input DC electrical characteristics | Sym | hal | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |------------------|-----|---|---------------------------------------|-------------------------|---------------------|-------|-----------------------|-------| | Jyiii | Ю | | r al allielei | Conditions | Min | Тур | Max | Oiiit | | V <sub>IH</sub> | SR | Р | Input high level CMOS Schmitt trigger | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS Schmitt trigger | _ | -0.3 | _ | 0.35V <sub>DD</sub> | | | V <sub>HYS</sub> | CC | D | Input hysteresis CMOS Schmitt trigger | _ | 0.1V <sub>DD</sub> | _ | _ | | | Sym | hol | С | Parameter C | Conditions <sup>1</sup> | | | Unit | | |-----------------|-----|---|----------------------------------------------|-------------------------|-----|-----|------|-------| | Jyiii | DOI | | r ai ailletei | Conditions | Min | Тур | Max | Oiiit | | $I_{LKG}$ | CC | Ρ | Input leakage current | _ | -1 | _ | 1 | μΑ | | | | | | T <sub>A</sub> = -40°C | _ | 2 | _ | nA | | | | | | T <sub>A</sub> = 25°C | _ | 2 | _ | nA | | | | С | | T <sub>A</sub> = 105°C | | 12 | 500 | nA | | | | Ρ | | T <sub>J</sub> = 150°C | _ | 70 | 1000 | nA | | R <sub>ON</sub> | CC | D | Resistance of the analog switch inside the J | Supply range | _ | _ | 1 | kΩ | 3.3-5 V Table 28. I/O input DC electrical characteristics (continued) NOTES: ### 3.8.3 I/O output DC characteristics The following tables provide DC characteristics for bidirectional pads: - Table 29 provides weak pull figures. Both pull-up and pull-down resistances are supported. - Table 30 provides output driver characteristics for I/O pads when in SLOW configuration. - Table 31 provides output driver characteristics for I/O pads when in MEDIUM configuration (applies to both M1 and M2 type pads). - Table 32 provides output driver characteristics for I/O pads when in FAST configuration. - Table 33 provides SMD pad characteristics. Table 29. I/O pull-up/pull-down DC electrical characteristics <sup>1</sup> | Sym | hol | C | Parameter | Conditions <sup>2</sup> | | | Value | | Unit | |-------------|-----|---|-------------------------------|-------------------------------------------|-----------------|-----|-------|-----|------| | J Cynn | 001 | ) | Tarameter | Conditions | | Min | Тур | Max | Oint | | $ I_{WPU} $ | CC | | Weak pull-up current absolute | $V_{IN}=V_{IL},V_{DD}=5.0V\pm10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | С | value | | $PAD3V5V = 1^3$ | 10 | _ | 250 | | | | | Ρ | | $V_{IN} = V_{IL}, V_{DD} = 3.3V \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | | $ I_{WPD} $ | CC | | Weak pull-down current abso- | $V_{IN}=V_{IL},V_{DD}=5.0V\pm10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | С | lute value | | PAD3V5V = 1 | 10 | _ | 250 | | | | | Р | | $V_{IN} = V_{IL}, V_{DD} = 3.3V \pm 10\%$ | PAD3V5V = 1 | 10 | — | 150 | | #### NOTES: $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 105 °C. <sup>&</sup>lt;sup>2</sup> Applies to the J pad type only. The pull currents are dependent on the HVE settings. $<sup>^2~</sup>V_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_A$ = –40 to 125 °C, unless otherwise specified. <sup>&</sup>lt;sup>3</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 30. SLOW configuration output buffer electrical characteristics | Sumb | hol | ( | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |--------------------|-----|---|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|-------| | Syml | DOI | С | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>OH</sub> | CC | Р | Output high level<br>SLOW configuration | Push Pull, $I_{OH} = -2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | _ | _ | V | | | | D | | Push Pull, $I_{OH} = -2 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | Push Pull, $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | _ | _ | | | V <sub>OL</sub> | СС | Р | Output low level SLOW configuration | Push Pull, $I_{OL} = 2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | D | | Push Pull, $I_{OL} = 2 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | Push Pull, $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | T <sub>tr</sub> | CC | Т | pin <sup>3</sup> | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 50 | ns | | | | Т | SLOW configuration | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 100 | | | | | Т | | $C_L = 100 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 125 | | | | | Т | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 40 | | | | | Т | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 50 | | | | | T | | $C_L = 100 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 75 | | | Δl <sub>tr50</sub> | СС | D | Current slew at C <sub>L</sub> = 50 pF<br>SLOW configuration | recommended configuration at $V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0 $V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 2 | mA/ns | | | | D | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 7 | | NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> This is a transient configuration during power-up. All pads but RESET and NEXUS output (MDOx, EVTO, MCK) are configured in input or in high impedance state. $<sup>^3</sup>$ C<sub>L</sub> calculation should include device and package capacitances (C<sub>PKG</sub> < 5 pF). Table 31. MEDIUM configuration output buffer electrical characteristics | Cumi | | С | Doromotor | Conditions <sup>1</sup> | , | Value | | l lmi4 | |--------------------|-----|---|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|--------| | Syml | 001 | C | Parameter | Conditions | Min Typ | | Max | Unit | | V <sub>OH</sub> | CC | Р | Output high level<br>MEDIUM configuration | Push Pull, $I_{OH} = -2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | _ | _ | V | | | | D | | Push Pull, $I_{OH} = -1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | Push Pull, $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | _ | _ | | | V <sub>OL</sub> | CC | Р | Output low level<br>MEDIUM configuration | Push Pull, $I_{OL} = 2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | D | | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | Push Pull, $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | T <sub>tr</sub> | СС | Т | Output transition time output pin <sup>3</sup> | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 10 | ns | | | | Т | MEDIUM configuration | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | | | | | Т | | $C_L = 100 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 40 | | | | | Т | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | | _ | 12 | | | | | Т | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 25 | | | | | Т | | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 40 | | | Δl <sub>tr50</sub> | CC | D | Current slew at C <sub>L</sub> = 50 pF<br>MEDIUM configuration | recommended configuration at $V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0 $V_{DD} = 3.3 \text{ V} \pm 10\%$ , PAD3V5V = 1 | _ | _ | 7 | mA/ns | | | | D | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | | | 16 | | NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> This is a transient configuration during power-up. All pads but RESET and NEXUS output (MDOx, EVTO, MCK) are configured in input or in high impedance state. $<sup>^3</sup>$ C<sub>L</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF). Table 32. FAST configuration output buffer electrical characteristics | Sym | hal | С | Parameter | Conditions <sup>1</sup> | , | Value | ) | Unit | |--------------------|-----|---|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|-------| | Sylli | DOI | | Farameter | Conditions | Min | Тур | Max | Oilit | | V <sub>OH</sub> | CC | Р | Output high level FAST configuration | Push Pull, $I_{OH} = -14$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | | _ | V | | | | D | | Push Pull, $I_{OH} = -7 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | Push Pull, $I_{OH} = -11$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> – 0.8 | | _ | | | V <sub>OL</sub> | CC | Р | Output low level FAST configuration | Push Pull, $I_{OL}$ = 14 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | | 0.1V <sub>DD</sub> | V | | | | D | | Push Pull, $I_{OL} = 7 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^2$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | Push Pull, $I_{OL}$ = 11 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | | 0.5 | | | T <sub>tr</sub> | СС | Т | Output transition time output pin <sup>3</sup> | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 4 | ns | | | | Т | FAST configuration | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 6 | | | | | Т | | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 12 | | | | | Т | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 4 | | | | | Т | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 7 | | | | | Т | | C <sub>L</sub> = 100 pF,<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 12 | | | Δl <sub>tr50</sub> | СС | D | Current slew at C <sub>L</sub> = 50 pF<br>FAST configuration | $V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0 (recommended configuration) | _ | _ | 55 | mA/ns | | | | D | | $V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1 (recommended configuration) | _ | _ | 40 | | | | | D | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 100 | | NOTES: 1 V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> This is a transient configuration during power-up. All pads but RESET and NEXUS output (MDOx, EVTO, MCK) are configured in input or in high impedance state. $<sup>^3~</sup>$ $C_{L}$ includes device and package capacitance (C\_{PKG} < 5 pF). | Symbo | .i | С | Parameter | Conditions | | Value | | Unit | |---------------------|----|---|-------------------------------------------------------------|---------------------------------------|------------------------|-------|-----------------------|-------| | Symbo | " | | raiametei | Conditions | Min | Тур | Max | Oilit | | V <sub>IL</sub> | СС | Р | Low level input voltage | _ | -0.4 | _ | 0.35×V <sub>DDM</sub> | V | | V <sub>IH</sub> | СС | Р | High level input voltage | _ | 0.65×V <sub>DDM</sub> | _ | V <sub>DDM</sub> +0.4 | | | V <sub>HYST</sub> | СС | С | Schmitt trigger hysteresis | _ | 0.1×V <sub>DDM</sub> | _ | _ | | | V <sub>OL</sub> | СС | Р | Low level output voltage | $I_{OL} = 20 \text{ mA}^1$ | _ | _ | 0.32 | | | | | | | $I_{OL} = 30 \text{ mA}^2$ | _ | _ | 0.48 | | | V <sub>OH</sub> | СС | Р | High level output voltage | $I_{OH} = -20 \text{ mA}^1$ | V <sub>DDM</sub> -0.32 | _ | _ | | | | | | | $I_{OH} = -30 \text{ mA}^2$ | V <sub>DDM</sub> -0.48 | _ | _ | | | I <sub>PU</sub> | CC | Р | Internal pull-up device current | V <sub>in</sub> =V <sub>IL</sub> | -130 | _ | _ | μΑ | | | | | | V <sub>in</sub> =V <sub>IH</sub> | _ | _ | -10 | | | I <sub>PD</sub> | СС | Р | Internal pull-down device current | V <sub>in</sub> =V <sub>IL</sub> | 10 | _ | _ | | | | | | | V <sub>in</sub> =V <sub>IH</sub> | _ | _ | 130 | | | I <sub>IN</sub> | CC | Р | Input leakage current | _ | -1 | _ | 1 | | | R <sub>DSONH</sub> | СС | С | SMD pad driver active high impedance | IOH ≤ −30 mA <sup>2</sup> | _ | _ | 16 | Ω | | R <sub>DSONL</sub> | CC | С | SMD pad driver active low impedance | $IOL \le 30 \text{ mA}^2$ | _ | _ | 16 | Ω | | V <sub>OMATCH</sub> | CC | P | Output driver matching<br>V <sub>OH</sub> / V <sub>OL</sub> | $I_{OH} / I_{OL} \le 30 \text{ mA}^2$ | _ | _ | 90 | mV | Table 33. SMD pad electrical characteristics NOTES: ### 3.8.4 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in Table 34. Table 35 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{AVGSEG}$ maximum value. In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the $I_{\mbox{DYNSEG}}$ maximum value. Freescale Semiconductor 81 PXD10 Microcontroller Data Sheet, Rev. 1 <sup>&</sup>lt;sup>1</sup> VDD = $5.0 \text{ V} \pm 10\%$ , Tj = -40 to 150 °C. $<sup>^{2}</sup>$ VDD = 5.0 V ±10%, Tj = -40 to 130 °C. ### Table 34. I/O supply segment | Package | Supply segment | | | | | | | | | |----------|---------------------------|----------------|------------------|----------------|----------------|--|--|--|--| | i ackage | A <sup>1</sup> | B <sup>2</sup> | C <sup>3,4</sup> | D <sup>5</sup> | E <sup>6</sup> | | | | | | | pins 1–21<br>pins 113–144 | pins 22– 52 | pins 53–72 | pins 73–102 | pins 103–112 | | | | | | | pins 1–21<br>pins 143–176 | pins 22–68 | pins 69–88 | pins 89–118 | pins 119–142 | | | | | - NOTES: 1 LCD pad segment containing pad supplies V<sub>DDE\_A</sub> - $^{2}$ Miscellaneous pad segment containing pad supplies V<sub>DDE B</sub> - $^3~{\rm ADC}$ pad segment containing pad supplies ${\rm V_{DDE\_C}}$ - <sup>4</sup> $V_{DDE\_C}$ should be the same as $V_{DDA}$ with a 100 mV variation, i.e., $V_{DDE\_C} = V_{DDA} \pm 100$ mV. - Stepper Motor pad segment containing I/O supplies V<sub>DDMA</sub>, V<sub>DDMB</sub>, V<sub>DDMC</sub> - $^{6}\,$ Miscellaneous pad segment containing pad supplies $V_{DDE\_E}$ ### Table 35. I/O consumption | Symbo | | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |---------------------|----|---|-----------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-------|-----|-------| | Symbo | • | | raiametei | Conditions | Min | Тур | Max | Ollic | | I <sub>SWTSLW</sub> | CC | D | Dynamic I/O current for SLOW configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | mA | | | | D | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 16 | | | I <sub>SWTMED</sub> | CC | D | Dynamic I/O current for MEDIUM configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 29 | mA | | | | D | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 17 | | | I <sub>SWTFST</sub> | CC | D | Dynamic I/O current for FAST configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 110 | mA | | | | D | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 50 | | | I <sub>RMSSLW</sub> | CC | D | Root mean square I/O current for SLOW configuration | $C_L = 25 \text{ pF}, 2 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 2.3 | mA | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 3.2 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 6.6 | | | | | D | | C <sub>L</sub> = 25 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 1.6 | | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 2.3 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 4.7 | | ### PXD10 Microcontroller Data Sheet, Rev. 1 Table 35. I/O consumption (continued) | Symbol | ı | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |----------------------|----|---|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-------|------|------| | Symbol | l | C | Parameter | Conditions | Min | Тур | Max | Unit | | I <sub>RMSMED</sub> | СС | D | Root mean square I/O current for MEDIUM configuration | $C_L = 25 \text{ pF}, 2 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 6.6 | mA | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 13.4 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 18.3 | | | | | D | | $C_L$ = 25 pF, 2 MHz<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1 | | _ | 5.0 | | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 8.5 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 11.0 | | | I <sub>RMSFST</sub> | СС | D | Root mean square I/O current for FAST configuration | $C_L = 25 \text{ pF}, 2 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 22.0 | mA | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | _ | _ | 33.0 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 | | _ | 56.0 | | | | | D | | C <sub>L</sub> = 25 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 14.0 | | | | | D | | C <sub>L</sub> = 25 pF, 4 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 20.0 | | | | | D | | C <sub>L</sub> = 100 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | _ | _ | 25.0 | | | I <sub>DYNSEG</sub> | SR | D | Sum of all the dynamic and static | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | _ | 110 | mA | | | | О | I/O current within a supply seg-<br>ment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | | _ | 65 | | | I <sub>AVGSEG</sub> | SR | D | Sum of all the static I/O current | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 70 | mA | | | | D | within a supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 65 | | | I <sub>DDMxAVG</sub> | SR | D | Sum of currents of two motors assigned to segment V <sub>DDMx</sub> , | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>$T_{J} = 130 \text{ °C}$ | _ | _ | 90 | | | | | | V <sub>SSMx</sub> pair | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>$T_{J} = -40 \text{ °C}$ | _ | _ | 120 | | NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to 105 °C, unless otherwise specified ### 3.9 SSD specifications ### 3.9.1 Electrical characteristics Table 36. SSD electrical characteristics | Symbol | | С | Parameter | | Value <sup>1</sup> | | Unit | |-----------------------|----|---|--------------------------------------------------------------------------|----------------------------|---------------------|--------------------|--------| | Cymbol | | | i arameter | Min | Тур | Max | | | V <sub>VREF</sub> | CC | Р | Reference voltage (I <sub>VREF</sub> = 0) | V <sub>DDM</sub> /2 - 0.02 | V <sub>DDM</sub> /2 | $V_{DDM}/2 + 0.02$ | V | | I <sub>VREF</sub> | CC | Р | Reference voltage output current | 1.85 | _ | _ | mA | | R <sub>IN</sub> | CC | D | Input resistance (against V <sub>DDM</sub> /2) | 0.8 | 1.0 | 1.2 | МΩ | | V <sub>IN</sub> | CC | С | Input common mode range | $V_{SSM}$ | _ | $V_{DDM}$ | V | | SSD <sub>CONST</sub> | CC | С | SSD constant | 0.549 | 0.572 | 0.597 | _ | | SSD <sub>OFFSET</sub> | CC | С | SSD offset (unipolar, N <sub>sample</sub> = 256) | <b>-9</b> | _ | 9 | counts | | | | | SSD offset (bipolar, N <sub>sample</sub> = 256) | -8 | _ | 8 | | | | | | SSD offset (bipolar with offset cancellation, N <sub>sample</sub> = 256) | <b>-</b> 5 | _ | 5 | | | f <sub>SSDSMP</sub> | СС | D | SSD cmpout sample rate | 0.5 | _ | 2.0 | MHz | NOTES: ### 3.9.2 Accumulator values Equation 5 describes the accumulator value in unipolar configuration. The voltage $V_{in}$ is applied between the integrator input and $V_{DDM}$ . The internal generated reference voltage is not connected. The accumulator value is a function of $V_{DDM}$ , the number of samples (Nsample) taken and the SSD constant (SSDconst). The SSD constant and offset (SSDconst, SSDoffset) vary with temperature and process. $$ACCval = \frac{V_{in} - (VDDM)/2}{VDDM \cdot SSDconst} \cdot Nsample + SSDoffset$$ Eqn. 5 Equation 6 describes the accumulator value in bipolar configuration. The voltage $V_{in}$ is applied between the integrator input and the reference output. The accumulator value depends on the same parameters as in the unipolar case but the inaccuracy of the voltage reference (Vvref) is compensated. $$ACCval = \frac{V_{in}}{VDDM \cdot SSDconst} \cdot Nsample + SSDoffset$$ Eqn. 6 # 3.10 RESET electrical characteristics PXD10 Microcontroller Data Sheet, Rev. 1 $<sup>^{1}</sup>$ Vdd = 5.0V +/- 10%, Tj = -40C to +150C. The device implements a dedicated bidirectional $\overline{\text{RESET}}$ pin. Figure 11. Start-up reset requirements Figure 12. Noise filtering on reset signal Table 37. Reset electrical characteristics | Symbo | a.l | С | Parameter | Conditions <sup>1</sup> | | Unit | | | |--------------------|-----|---|------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|------| | Symbo | וכ | C | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | SR | Ρ | Input high level CMOS<br>Schmitt Trigger | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.4 | V | | V <sub>IL</sub> | SR | Ρ | Input low level CMOS Schmitt<br>Trigger | _ | -0.4 | _ | 0.35V <sub>DD</sub> | V | | V <sub>HYS</sub> | СС | D | Input hysteresis CMOS<br>Schmitt Trigger | _ | 0.1V <sub>DD</sub> | _ | _ | V | | V <sub>OL</sub> | СС | Ρ | Output low level | Push Pull, $I_{OL} = 2$ mA,<br>$V_{DD} = 5.0$ V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | D | | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 1 <sup>2</sup> | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | Push Pull, $I_{OL} = 1$ mA,<br>$V_{DD} = 3.3$ V $\pm$ 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | T <sub>tr</sub> | СС | | Output transition time output pin <sup>3</sup> | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 10 | ns | | | | Τ | MEDIUM configuration | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | | | | | Τ | | $C_L = 100 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 40 | | | | | Τ | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 12 | | | | | Τ | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 25 | | | | | Τ | | $C_L = 100 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 40 | | | W <sub>FRST</sub> | SR | Ρ | RESET input filtered pulse | _ | _ | _ | 40 | ns | | W <sub>NFRST</sub> | SR | Р | RESET input not filtered pulse | _ | 1000 | _ | _ | ns | | I <sub>WPU</sub> | СС | Ρ | Weak pull-up current absolute value | _ | 10 | _ | 150 | μA | | | | D | RUN Current during RESET | Before Flash is ready | _ | 10 | _ | mA | | | | | | After Flash is ready | _ | 20 | _ | mA | NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 105 °C, unless otherwise specified This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to reset generation module (RGM) section of the device reference manual). $<sup>^3</sup>$ C<sub>L</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF). # 3.11 Fast external crystal oscillator (4–16 MHz) electrical characteristics The device provides an oscillator/resonator driver. Figure 13 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator. Figure 13. Crystal oscillator and resonator connection scheme ### **NOTE** XTAL/EXTAL must not be directly used to drive external circuits. Shunt Crystal capacitance Crystal Crystal Load on **Nominal** equivalent **NDK** crystal motional motional xtalin/xtalout between frequency series reference capacitance inductance C1 = C2xtalout (MHz) resistance (pF)<sup>1</sup> and xtalin (C<sub>m</sub>) fF $(L_m) mH$ **ESR** $\Omega$ $C0^2$ (pF) NX8045GB 300 2.68 591.0 21 2.93 8 NX5032GA 300 2.46 160.7 17 3.01 10 150 2.93 15 2.91 86.6 12 120 3.11 56.5 15 2.93 16 120 3.90 25.3 10 3.00 Table 38. Crystal description PXD10 Microcontroller Data Sheet, Rev. 1 ### NOTES: - The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them. - <sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.). | | CSTCR4M00G53-R0 | CSTCR4M00G55-R0 | |--------------------|-----------------|-----------------| | Vibration | Funda | mental | | Fr (kHz) | 3929.50 | 3898.00 | | Fa (kHz) | 4163.25 | 4123.00 | | Fa-Fr (dF) (kHz) | 233.75 | 225.00 | | Ra (kΩ) | 372.41 | 465.03 | | R1 (Ω) | 12.78 | 11.38 | | L1 (mH) | 0.84443 | 0.88244 | | C1 (pF) | 1.94268 | 1.88917 | | Co (pF) | 15.85730 | 15.90537 | | Qm | 1630.93 | 1899.77 | | CL1 (nominal) (pF) | 15 | 39 | | CL2 (nominal) (pF) | 15 | 39 | Figure 14. Fast external crystal oscillator (4–16 MHz) electrical characteristics Table 40. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics | Cumb al | | С | Dovementor | Conditions <sup>1</sup> | | Value | | Unit | |-----------------------|----|---|---------------------------------------------------|----------------------------------------------------------------------------|---------------------|-------|----------------------|------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>FXOSC</sub> | SR | _ | Fast external crystal oscillator frequency | _ | 4.0 | _ | 16.0 | MHz | | 9 <sub>mFXOSC</sub> | CC | С | Fast external crystal oscillator transconductance | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _ | 8.2 | mA/V | | | CC | Р | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _ | 7.4 | | | | CC | С | | $V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _ | 9.7 | | | | CC | С | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _ | 9.2 | | | V <sub>FXOSC</sub> | СС | Т | Oscillation amplitude at EXTAL | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3 | _ | _ | V | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | 1.3 | _ | _ | | | V <sub>FXOSCOP</sub> | СС | С | Oscillation operating point | _ | _ | 0.95 | _ | V | | I <sub>FXOSC</sub> ,2 | СС | Т | Fast external crystal oscillator consumption | _ | _ | 2 | 3 | mA | | T <sub>FXOSCSU</sub> | СС | Т | Fast external crystal oscillator start-up time | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | _ | _ | 6 | ms | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _ | _ | 1.8 | | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS (Schmitt Trigger) | Oscillator bypass mode | -0.4 | _ | 0.35V <sub>DD</sub> | V | #### NOTES: # 3.12 Slow external crystal oscillator (32 KHz) electrical characteristics The device provides a low power oscillator/resonator driver. $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals) Figure 15. Crystal oscillator and resonator connection scheme ### **NOTE** PC[14]/PC[15] must not be directly used to drive external circuits. Figure 16. Slow external crystal oscillator (32 KHz) timing | Cumba | .1 | _ | Davamatar | Conditions <sup>1</sup> | Value | | | | | |----------------------|----|---|------------------------------------------------|-------------------------------|---------------------|------|-----------------------|------|--| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | f <sub>SXOSC</sub> | SR | Т | Slow external crystal oscillator frequency | _ | 32 | _ | 40 | kHz | | | V <sub>SXOSC</sub> | СС | Т | Oscillation amplitude | V <sub>DD</sub> = 3.3 V ± 10% | 1.12 | 1.33 | 1.74 | V | | | | | Т | | V <sub>DD</sub> = 5.0 V ± 10% | 1.12 | 1.37 | 1.74 | | | | I <sub>sxosc</sub> | СС | D | Slow external crystal oscillator consumption | _ | _ | _ | 5 | μΑ | | | T <sub>SXOSCSU</sub> | CC | Т | Slow external crystal oscillator start-up time | _ | _ | _ | 2 <sup>2</sup> | s | | | V <sub>IH</sub> | SR | D | Input high level CMOS Schmitt<br>Trigger | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.4 | V | | | $V_{IL}$ | SR | D | Input low level CMOS Schmitt | Oscillator bypass mode | -0.4 | _ | 0.35V <sub>DD</sub> | V | | Table 41. Slow external crystal oscillator (32 KHz) electrical characteristics ### NOTES: ### 3.13 FMPLL electrical characteristics The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver. Value **Symbol** С Conditions<sup>1</sup> **Parameter** Unit Max Min Typ T FMPLL reference clock<sup>2</sup> SR MHz f<sub>PLLIN</sub> SR T FMPLL reference clock duty cycle<sup>2</sup> 40 60 % $\Delta_{PLLIN}$ CC T FMPLL output clock frequency 64 MHz 16 f<sub>PLLOUT</sub> CC T System clock frequency MHz $f_{CPU}$ CC T FMPLL lock time Stable oscillator (f<sub>PLLIN</sub> = 16 MHz) 200 μs t<sub>LOCK</sub> T FMPLL jitter (peak to peak) CC $f_{PLLIN} = 16 \text{ MHz (resonator)}$ 220 $\Delta t_{PK,IIT}$ ps T FMPLL long term jitter f<sub>PLLIN</sub> = 16 MHz (resonator) $\Delta t_{\text{LTJIT}}$ 1.5 CC $T_A = 25 \, ^{\circ}C$ D FMPLL consumption 4 mΑ $I_{PLL}$ Table 42. FMPLL electrical characteristics ### NOTES: $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> The quoted figure is based on a board that is properly laid out and has no stray capacitances. $<sup>^{1}</sup>$ V<sub>DDPLL</sub> = 1.2 V ± 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified. <sup>&</sup>lt;sup>2</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify f<sub>PLLIN</sub> and Δ<sub>PLLIN</sub>. $<sup>^3</sup>$ f<sub>CPU</sub> 64 MHz can be achieved only at temperatures up to T<sub>A</sub> = 105 °C with a maximum FM depth of 2%. # 3.14 Fast internal RC oscillator (16 MHz) electrical characteristics The device provides a 16 MHz fast internal RC oscillator. This is used as the default clock at the power-up of the device. Table 43. Fast internal RC oscillator (16 MHz) electrical characteristics | Symbo | .I | С | Parameter | Condi | tions1 | Value | | | Unit | |-----------------------|------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------|-------|-----|-----|------| | Symbo | <b>,</b> 1 | O | raidilietei | Condi | uons | Min | Тур | Max | Oint | | f <sub>FIRC</sub> | СС | Р | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C, trimmed | | | 16 | | MHz | | | SR | — | frequency | _ | _ | 12 | | 20 | | | $\Delta$ FIRCVAR | CC | С | Fast internal RC oscillator variation across temperature ( $T_A = -40$ °C to 105°C) and supply with respect to $f_{FIRC}$ at $T_A = 25$ °C in high-frequency configuration | Trimmed | _ | -5 | _ | +5 | % | | I <sub>FIRCRUN</sub> | CC | D | Fast internal RC oscillator high frequency current in running mode | $T_A = 25 ^{\circ}C$ , trimmed | _ | _ | _ | 200 | μА | | I <sub>FIRCPWD</sub> | CC | D | Fast internal RC oscillator high frequency current in power down mode | T <sub>A</sub> = 25 °C | _ | _ | _ | 1 | μΑ | | I <sub>FIRCSTOP</sub> | CC | D | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | sysclk = off | _ | 0.3 | _ | mA | | | | D | frequency and system clock current in stop mode | | sysclk = 2 MHz | _ | 2 | _ | | | | | D | | | sysclk = 4 MHz | _ | 2.5 | _ | | | | | D | | | sysclk = 8 MHz | _ | 3.3 | _ | | | | | D | | | sysclk = 16 MHz | _ | 5.2 | _ | | | t <sub>FIRCSU</sub> | CC | Р | Fast internal RC oscillator start-up time | | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | 1 | 2 | μs | NOTES: # 3.15 Slow internal RC oscillator (128 kHz) electrical characteristics The device provides a 128 kHz slow internal RC oscillator. This can be used as the reference clock for the RTC module. $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified. Table 44. Slow internal RC oscillator (128 kHz) electrical characteristics | Symbo | ı | С | Parameter | Conditions <sup>1</sup> | | Unit | | | |------------------------|----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|-------| | - Oyinbo | • | | | Conditions | Min | Тур | Max | Oille | | f <sub>SIRC</sub> | CC | | Slow internal RC oscillator low | T <sub>A</sub> = 25 °C, trimmed | _ | 128 | _ | kHz | | | SR | | frequency | _ | 100 | | 150 | | | $\Delta_{\sf SIRCVAR}$ | CC | | Slow internal RC oscillator variation across temperature ( $T_A = -40$ °C to 105°C) and supply with respect to $f_{SIRC}$ at $T_A = 25$ °C in high frequency configuration | Trimmed | -10% | | +10% | kHz | | I <sub>SIRC</sub> | CC | | Slow internal RC oscillator low frequency current | T <sub>A</sub> = 25 °C, trimmed | _ | _ | 5 | μΑ | | t <sub>SIRCSU</sub> | СС | С | Slow internal RC oscillator start-up time | $T_A = 25 ^{\circ}\text{C}, V_{DD} = 5.0 \text{V} \pm 10\%$ | _ | 8 | 12 | μs | NOTES: # 3.16 Flash memory electrical characteristics Table 45. Program and erase specifications | Symbol | | С | Parameter | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit | |--------------------------|----|---|-------------------------------------------------|------------------|-----------------------------|------------------|------| | T <sub>dwprogram</sub> | CC | С | Double word (64 bits) program time <sup>4</sup> | 22 | 50 | 500 | μs | | T <sub>16kpperase</sub> | CC | С | 16 KB block pre-program and erase time | 300 | 500 | 5000 | ms | | T <sub>32kpperase</sub> | CC | С | 32 KB block pre-program and erase time | 400 | 600 | 5000 | ms | | T <sub>128kpperase</sub> | CC | С | 128 KB block pre-program and erase time | 800 | 1300 | 7500 | ms | | T <sub>eslat</sub> | CC | D | Erase suspend latency | _ | 30 | 30 | μs | #### NOTES: $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{A}$ = -40 to 105 °C, unless otherwise specified. Typical program and erase times assume nominal supply values and operation at 25 °C. $<sup>^2</sup>$ Initial factory condition: < 100 program/erase cycles, 25 $^{\circ}$ C, typical supply voltage. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. Table 46. Flash module life | Symbo | | С | Parameter | Conditions | Val | Unit | | |-----------|----|---|-------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------|--------|--------| | Symbo | '1 | C | Farameter | Conditions | Min | Тур | | | P/E | CC | С | Number of program/erase cycles per<br>block for 16 KB blocks over the operating<br>temperature range (T <sub>J</sub> ) | _ | 100000 | _ | cycles | | P/E | CC | С | Number of program/erase cycles per<br>block for 32 KB blocks over the operating<br>temperature range (T <sub>J</sub> ) | _ | 10000 | 100000 | cycles | | P/E | CC | С | Number of program/erase cycles per<br>block for 128 KB blocks over the<br>operating temperature range (T <sub>J</sub> ) | _ | 1000 | 100000 | cycles | | Retention | CC | С | Minimum data retention at 85 °C average ambient temperature <sup>1</sup> | Blocks with 0–1,000 P/E cycles | 20 | _ | years | | | | | | Blocks with 10,000 P/E cycles | 10 | _ | years | | | | | | Blocks with 100,000 P/E cycles | 5 | _ | years | NOTES: Table 47. Flash memory read access timing | Symbo | l | С | Parameter | Condition <sup>1</sup> | Max value | Unit | |-------------------|----|---|--------------------------------------------|------------------------|-----------|------| | f <sub>READ</sub> | СС | Р | Maximum frequency for flash memory reading | 2 wait states | 64 | MHz | | | | С | | 1 wait state | 40 | | | | | С | | 0 wait states | 20 | | #### 3.17 **ADC** electrical characteristics The device provides a 10-bit Successive Approximation Register (SAR) Analog to Digital Converter. Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range. NOTES: $^{1}$ V<sub>DD</sub> = 3.3 V ±10% / 5.0 V ±10%, T<sub>A</sub> = -40 to 105 °C, unless otherwise specified Figure 17. ADC Characteristics and Error Definitions ### 3.17.1 Input impedance and ADC accuracy In the following analysis, the input circuit corresponding to the precise channels is considered. To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: $C_S$ being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ} = 1 / (f_c \times C_S)$ , where $f_c$ represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S$ ) and the sum of $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the Equation 7: Egn. 7 $$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EQ}} < \frac{1}{2}LSB$$ Equation 7 generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$ and $R_{AD}$ ) can be neglected with respect to external resistances. Figure 18. Input equivalent circuit (precise channels) Figure 19. Input equivalent circuit (extended channels) A second aspect involving the capacitance network shall be considered. Assuming the three capacitances $C_F$ , $C_{P1}$ and $C_{P2}$ are initially charged at the source voltage $V_A$ (refer to the equivalent circuit reported in Figure 18): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close). Figure 20. Transient behavior during sampling phase In particular two different transient periods can be distinguished: • A first and quick charge transfer from the internal capacitance $C_{P1}$ and $C_{P2}$ to the sampling capacitance $C_S$ occurs ( $C_S$ is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which $C_{P2}$ is reported in parallel to $C_{P1}$ (call $C_P = C_{P1} + C_{P2}$ ), the two capacitances $C_P$ and $C_S$ are in series, and the time constant is Eqn. 8 $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Equation 8 can again be simplified considering only $C_S$ as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time $T_S$ is always much longer than the internal time constant: Egn. 9 $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$ The charge of $C_{P1}$ and $C_{P2}$ is redistributed also on $C_S$ , determining a new value of the voltage $V_{A1}$ on the capacitance according to Equation 10: Eqn. 10 $$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$ • A second charge transfer involves also $C_F$ (that is typically bigger than the on-chip capacitance) through the resistance $R_L$ : again considering the worst case in which $C_{P2}$ and $C_S$ were in parallel to $C_{P1}$ (since the time constant in reality would be faster), the time constant is: Eqn. 11 $$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $T_S$ , a constraints on $R_L$ sizing is obtained: Eqn. 12 $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (\mathsf{C}_{\mathsf{S}} + \mathsf{C}_{\mathsf{P}1} + \mathsf{C}_{\mathsf{P}2}) < \mathsf{T}_{\mathsf{S}}$$ Of course, $R_L$ shall be sized also according to the current limitation constraints, in combination with $R_S$ (source impedance) and $R_F$ (filter resistance). Being $C_F$ definitively bigger than $C_{P1}$ , $C_{P2}$ and $C_S$ , then the final voltage $V_{A2}$ (at the end of the charge transfer transient) will be much higher than $V_{A1}$ . Equation 13 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): Eqn. 13 $$v_{A2} \bullet (c_S + c_{P1} + c_{P2} + c_F) = v_A \bullet c_F + v_{A1} \bullet (c_{P1} + c_{P2} + c_S)$$ The two transients above are not influenced by the voltage source that, due to the presence of the $R_FC_F$ filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal PXD10 Microcontroller Data Sheet, Rev. 1 source $V_A$ ; the time constant $R_F C_F$ of the filter is very high with respect to the sampling time $(T_S)$ . The filter is typically designed to act as anti-aliasing. Figure 21. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(T_C)$ . Again the conversion period $T_C$ is longer than the sampling time $T_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_FC_F$ is definitively much higher than the sampling time $T_S$ , so the charge level on $C_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 14 between the ideal and real sampled voltage on $C_S$ : Eqn. 14 $$\frac{v_A}{v_{A2}} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: Eqn. 15 $$C_F > 2048 \bullet C_S$$ ### 3.17.2 ADC conversion characteristics ### **NOTE** For input leakage current specification, see Table 28. **Table 48. ADC conversion characteristics** | Symb | al | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | |---------------------|----|---|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------|-------|------------------------|------| | Symb | OI | C | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>SSA</sub> | SR | D | Voltage on VSSA (ADC reference) pin with respect to ground (V <sub>SS</sub> ) <sup>2</sup> | _ | -0.1 | _ | 0.1 | V | | V <sub>DDA</sub> | SR | D | Voltage on VDDA pin<br>(ADC reference) with<br>respect to ground (V <sub>SS</sub> ) | _ | V <sub>DD</sub> – 0.1 | _ | V <sub>DD</sub> + 0.1 | V | | $V_{AINx}$ | SR | D | Analog input voltage <sup>3</sup> | _ | V <sub>SSA</sub> - 0.1 | _ | V <sub>DDA</sub> + 0.1 | V | | $f_{ADC}$ | SR | D | ADC analog frequency | _ | 6 | _ | 32 | MHz | | t <sub>ADC_PU</sub> | SR | D | ADC power up delay | _ | _ | _ | 1.5 | μs | | t <sub>ADC_S</sub> | CC | Т | Sample time <sup>4,5</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_sample_input = 17 | 0.5 | _ | _ | μs | | | | Т | | f <sub>ADC</sub> = 6 MHz,<br>ADC_conf_sample_input = 127 | _ | _ | 21 | | | t <sub>ADC_C</sub> | СС | Т | Conversion time <sup>6</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_comp = 2 | 0.625 | _ | _ | μs | | C <sub>S</sub> | СС | D | ADC input sampling capacitance | _ | _ | _ | 3 | pF | | C <sub>P1</sub> | СС | D | ADC input pin capacitance 1 | _ | _ | _ | 3 | pF | | C <sub>P2</sub> | СС | D | ADC input pin capacitance 2 | _ | _ | _ | 1 | pF | | C <sub>P3</sub> | СС | D | ADC input pin capacitance 3 | _ | _ | _ | 1 | pF | | R <sub>SW1</sub> | СС | D | Internal resistance of analog source | _ | _ | _ | 1 | kΩ | | R <sub>SW2</sub> | СС | D | Internal resistance of analog source | _ | _ | _ | 1 | kΩ | | R <sub>AD</sub> | СС | D | Internal resistance of analog source | _ | _ | _ | 0.1 | kΩ | | I <sub>INJ</sub> | SR | Т | Input current Injection | Current injection on one ADC input, different from the converted one | -5 | _ | 5 | mA | | INL | СС | Р | Integral Non Linearity | No overload | 2.5 | _ | 2.5 | LSB | | DNL | СС | Р | Differential Non Linearity | No overload | -1.0 | _ | 1.0 | LSB | PXD10 Microcontroller Data Sheet, Rev. 1 | Table 48, ADC co | onversion | characteristics ( | (continued) | | |------------------|-----------|-------------------|-------------|--| | | | | | | | Symb | ol. | С | Parameter | Parameter Conditions <sup>1</sup> | | | | Unit | |----------|-----|---|------------------|-----------------------------------|-----|-----|-----|---------| | - Oyiiib | | | i didilietei | Conditions | Min | Тур | Max | - 01111 | | OFS | СС | Т | Offset error | After offset cancellation | _ | 0.5 | _ | LSB | | GNE | CC | Т | Gain error | | _ | 0.6 | _ | LSB | | TUEx | CC | Р | | Without current injection | -3 | _ | 3 | LSB | | | | Т | extended channel | With current injection | -4 | _ | 4 | 1 | # NOTES: - $V_{DDA}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 105 °C, unless otherwise specified. - $^2$ Analog and digital $\rm V_{SS}$ must be common (to be tied together externally). - <sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SSA</sub> and V<sub>DDA</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF - <sup>4</sup> During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within tADC. S. After the end of the sample time t<sub>ADC</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>ADC</sub> s depend on programming. - The maximum sample rate is 1 million samples per second, provided the source impedance and current limiter(>1 k $\Omega$ ) are calculated adequately. - Filter capacitor at analog source output must meet the criteria Cf (filter capacitor) > 2048\*Cs (sampling capacitor which is 3 pF) - This parameter does not include the sample time t<sub>ADC</sub> S, but only the time for determining the digital result and the time to load the result's register with the conversion result. #### 3.18 LCD driver electrical characteristics Table 49. LCD driver specifications | Symbol | | С | Parameter | | Value <sup>1</sup> | | Unit | |--------------------|----|---|--------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------------|-------| | Symbol | | | Farameter | Min | Тур | Max | Oilit | | VLCD | SR | С | Voltage on VLCD (LCD supply) pin with respect to VSS | 0 | _ | VDDE + 0.3 | V | | Z <sub>BP/FP</sub> | CC | Т | LCD output impedance<br>(BP[n-1:0],FP[m-1:0]) for output levels<br>VLCD, VSS <sup>2</sup> | _ | _ | 5.0 | kΩ | | I <sub>BP/FP</sub> | CC | Т | LCD output current (BP[n-1:0],FP[m-1:0]) for outputs charge/discharge voltage levels VLCD2/3, VLCD1/2, VLCD1/3) <sup>2,3</sup> | _ | 25 | _ | μА | - NOTES: $^{1}$ V<sub>DD</sub> = 5.0 V ± 10%, T<sub>A</sub> = -40-105 °C, unless otherwise specified - <sup>2</sup> Outputs measured one at a time, low impedance voltage source connected to the VLCD pin. - 3 With PWR=10, BSTEN=0, and BSTAO=0 #### **Pad AC specifications** 3.19 Table 50. Pad AC specifications (5.0 V, PAD3V5V = 0)<sup>1</sup> | No. | Pad | Ts | Tswitchon <sup>1</sup><br>(ns) | | | Rise/Fall <sup>2</sup><br>(ns) | | Frequency<br>(MHz) | | | Current slew<br>(mA/ns) | | | Load drive<br>(pF) | |-----------------------------|-----------------------------|-----|--------------------------------|-----|-----|--------------------------------|------|--------------------|-----|-----|-------------------------|-----|-----|--------------------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | (βι ) | | 1 | Slow | 1.5 | _ | 30 | 6 | _ | 50 | | _ | 4 | 0.04 | _ | 2 | 25 | | | | 1.5 | _ | 30 | 9 | _ | 100 | | _ | 2 | 0.04 | _ | 2 | 50 | | | | 1.5 | _ | 30 | 12 | _ | 125 | | _ | 2 | 0.04 | _ | 2 | 100 | | | | 1.5 | | 30 | 16 | | 150 | _ | | 2 | 0.04 | _ | 2 | 200 | | 2 | Medium | 1 | _ | 15 | 3 | _ | 10 | _ | _ | 40 | 2.5 | _ | 7 | 25 | | | | 1 | _ | 15 | 5 | _ | 20 | | _ | 20 | 2.5 | _ | 7 | 50 | | | | 1 | _ | 15 | 9 | _ | 40 | _ | _ | 13 | 2.5 | _ | 8 | 100 | | | | 1 | _ | 15 | 12 | _ | 70 | _ | _ | 7 | 2.5 | _ | 8 | 200 | | 3 | Fast | 1 | _ | 6 | 1 | _ | 4 | _ | _ | 100 | 18 | _ | 55 | 25 | | | | 1 | _ | 6 | 1.5 | _ | 6 | _ | _ | 80 | 18 | _ | 55 | 50 | | | | 1 | _ | 6 | 3 | _ | 12 | _ | _ | 40 | 18 | _ | 55 | 100 | | | | 1 | _ | 6 | 5 | _ | 16 | _ | _ | 25 | 18 | _ | 55 | 200 | | 4 | Pull Up/Down<br>(5.5 V max) | | _ | _ | _ | _ | 5000 | | _ | _ | _ | _ | _ | 50 | | Parameter<br>Classification | | | D | | | С | | | С | | | С | • | n/a | Table 51. Pad AC specifications (3.3 V, PAD3V5V = 1)<sup>1</sup> | No. | Pad | Ts | switchon <sup>1</sup><br>(ns) | | Rise/Fall <sup>2</sup><br>(ns) | | Frequency<br>(MHz) | | | Current slew<br>(mA/ns) | | | Load drive<br>(pF) | | |-----|--------|-----|-------------------------------|-----|--------------------------------|-----|--------------------|-----|-----|-------------------------|------|-----|--------------------|-------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | (pi ) | | 1 | Slow | 3 | _ | 40 | 4 | _ | 40 | _ | _ | 4 | 0.01 | _ | 2 | 25 | | | | 3 | _ | 40 | 6 | _ | 50 | _ | _ | 2 | 0.01 | _ | 2 | 50 | | | | 3 | _ | 40 | 10 | _ | 75 | _ | _ | 2 | 0.01 | _ | 2 | 100 | | | | 3 | _ | 40 | 14 | _ | 100 | _ | _ | 2 | 0.01 | _ | 2 | 200 | | 2 | Medium | 1 | _ | 15 | 2 | _ | 12 | _ | _ | 40 | 2.5 | _ | 7 | 25 | | | | 1 | _ | 15 | 4 | _ | 25 | _ | _ | 20 | 2.5 | _ | 7 | 50 | | | | 1 | _ | 15 | 8 | _ | 40 | _ | _ | 13 | 2.5 | _ | 7 | 100 | | | | 1 | _ | 15 | 14 | _ | 70 | _ | _ | 7 | 2.5 | | 7 | 200 | NOTES: 1 Propagation delay from V<sub>DD</sub>/2 of internal signal to Pchannel/Nchannel on condition Slope at rising/falling edge | No. | Pad | Ts | Tswitchon <sup>1</sup><br>(ns) | | | Rise/Fall <sup>2</sup><br>(ns) | | Frequency<br>(MHz) | | | Current slew<br>(mA/ns) | | | Load drive<br>(pF) | |-----|-----------------------------|-----|--------------------------------|-----|-----|--------------------------------|------|--------------------|-----|-----|-------------------------|-----|-----|--------------------| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | (pi ) | | 3 | Fast | 1 | _ | 6 | 1 | _ | 4 | _ | _ | 72 | 3 | _ | 40 | 25 | | | | 1 | _ | 6 | 1.5 | _ | 7 | _ | _ | 55 | 3 | _ | 40 | 50 | | | | 1 | _ | 6 | 3 | _ | 12 | _ | _ | 40 | 3 | _ | 40 | 100 | | | | 1 | _ | 6 | 5 | _ | 18 | _ | _ | 25 | 3 | _ | 40 | 200 | | 4 | Pull Up/Down<br>(3.6 V max) | _ | _ | _ | _ | _ | 7500 | _ | _ | _ | _ | _ | _ | 50 | | | Parameter assification | | D | • | | С | • | | С | | | С | • | n/a | Figure 22. Pad output delay NOTES: 1 Propagation delay from V<sub>DD</sub>/2 of internal signal to Pchannel/Nchannel on condition 2 Slope at rising/falling edge Table 52. SMD pad delays | Syml | hal | С | Parameter | Conditions | | Value | | Unit | |--------|-----|---|---------------|-----------------------------------------------|-----|-------|-----|-------| | Syllii | 001 | | Faranietei | Conditions | Min | Тур | Max | Oilit | | _ | CC | D | SMD pad delay | CL=50pf<br>V <sub>DD</sub> =5V±10%<br>SRE=1 | _ | _ | 165 | ns | | | | | | CL=50pf<br>V <sub>DD</sub> =5V±10%<br>SRE=0 | _ | _ | 35 | | | _ | CC | D | SMD pad delay | CL=50pf<br>V <sub>DD</sub> =3.3V±10%<br>SRE=1 | _ | _ | 350 | | | | | | | CL=50pf<br>V <sub>DD</sub> =3.3V±10%<br>SRE=0 | _ | _ | 50 | | #### 3.20 **AC** timing #### 3.20.1 **IEEE 1149.1 interface timing** Table 53. JTAG interface timing<sup>1</sup> | No. | Symbol | | С | Parameter | Va | lue | Unit | |-----|---------------------------------------|----|---|--------------------------------------------------------|-----|-----|------| | NO. | Symbol | | C | Falametei | Min | Max | | | 1 | t <sub>JCYC</sub> | CC | D | TCK Cycle Time | 100 | _ | ns | | 2 | t <sub>JDC</sub> | CC | D | TCK Clock Pulse Width (measured at V <sub>DD</sub> /2) | 40 | 60 | | | 3 | t <sub>TCKRISE</sub> | CC | D | TCK Rise and Fall Times (40%–70%) | _ | 3 | | | 4 | t <sub>TMSS</sub> , t <sub>TDIS</sub> | CC | D | TMS, TDI Data Setup Time | 5 | _ | | | 5 | t <sub>TMSH</sub> , t <sub>TDIH</sub> | CC | D | TMS, TDI Data Hold Time | 10 | _ | | | 6 | t <sub>TDOV</sub> | CC | D | TCK Low to TDO Data Valid | _ | 40 | | | 7 | t <sub>TDOI</sub> | СС | D | TCK Low to TDO Data Invalid | 0 | _ | | | 8 | t <sub>TDOHZ</sub> | СС | D | TCK Low to TDO High Impedance | _ | 30 | | PXD10 Microcontroller Data Sheet, Rev. 1 NOTES: 1 These specifications apply to JTAG boundary scan only. JTAG timing specified at $V_{DD} = 3.0 \text{ V}$ to 5.5 V, $T_A = -40 \text{ to}$ 105 °C, and $C_L = 50 \text{ pF}$ with SRC = 0b11. Figure 23. JTAG test clock input timing Figure 24. JTAG test access port timing Figure 25. JTAG boundary scan timing # 3.20.2 Nexus debug interface Table 54. Nexus debug port timing<sup>1</sup> | No | No. Symbol | | С | Parameter | Va | Unit | | |-----|---------------------|----|---|------------------------------------------|-----|------|-------------------| | NO. | Symbol | | | raiametei | Min | Max | Onit | | 1 | t <sub>MCYC</sub> | CC | D | MCKO Cycle Time | 22 | _ | ns | | 2 | $\Delta_{MDC}$ | СС | D | MCKO Duty Cycle | 40 | 60 | % | | 3 | t <sub>MDOV</sub> | СС | D | MCKO Low to MDO Data Valid <sup>2</sup> | -2 | 14 | ns | | 4 | t <sub>MSEOV</sub> | CC | D | MCKO Low to MSEO Data Valid <sup>2</sup> | -2 | 14 | ns | | 5 | t <sub>EVTOV</sub> | СС | D | MCKO Low to EVTO Data Valid <sup>2</sup> | -2 | 14 | ns | | 6 | t <sub>EVTIPW</sub> | CC | D | EVTI Pulse Width | 4 | _ | t <sub>TCYC</sub> | PXD10 Microcontroller Data Sheet, Rev. 1 | Table 37. Nexus acoug por tilling (continued | Table 54. Nexus debug | port timing <sup>1</sup> | (continued) | |----------------------------------------------|-----------------------|--------------------------|-------------| |----------------------------------------------|-----------------------|--------------------------|-------------| | No. | Symbol | | С | Parameter | Va | lue | Unit | |------|-----------------------------------------|----|---|-----------------------------|-----|-----|-------------------| | 140. | Symbol | | | raiametei | Min | Max | Oilit | | 7 | t <sub>EVTOPW</sub> | CC | D | EVTO Pulse Width | 1 | _ | t <sub>MCYC</sub> | | 8 | t <sub>TCYC</sub> | CC | D | TCK Cycle Time <sup>3</sup> | 100 | _ | ns | | 9 | $\Delta_{TDC}$ | CC | D | TCK Duty Cycle | 40 | 60 | % | | 10 | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | CC | D | TDI, TMS Data Setup Time | 10 | _ | ns | | 11 | t <sub>NTDIH</sub> , t <sub>NTMSH</sub> | CC | D | TDI, TMS Data Hold Time | 5 | _ | ns | | 12 | t <sub>JOV</sub> | CC | D | TCK Low to TDO Data Valid | 0 | 40 | ns | ### NOTES: - JTAG specifications in this table apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at $V_{DD}$ = 3.0 V to 5.5V, $T_A$ = -40 to 105 °C, and $C_L$ = 50 pF ( $C_L$ = 30 pF on MCKO), with SRC = 0b11. MDO, $\overline{\text{MSEO}}$ , and $\overline{\text{EVTO}}$ data is held valid until next MCKO low cycle. - <sup>3</sup> The system clock frequency needs to be three times faster than the TCK frequency. Figure 26. Nexus output timing Figure 27. Nexus TCK timing Figure 28. Nexus TDI, TMS, TDO timing # 3.20.3 Interface to TFT LCD panels Figure 29 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure signals are shown with positive polarity. The sequence of events for active matrix interface timing is: - 1. DCU\_CLK latches data into the panel on its positive edge (when positive polarity is selected). In active mode, DCU\_CLK runs continuously. - 2. DCU\_HSYNC causes the panel to start a new line. It always encompasses at least one PCLK pulse. - 3. DCU\_VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. - 4. DCU\_DE acts like an output enable signal to the LCD panel. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off. Figure 29. TFT LCD interface timing overview<sup>1</sup> ### 3.20.3.1 Interface to TFT LCD panels—pixel level timings Figure 30 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and data. All parameters shown in the diagram are programmable. This timing diagram corresponds to positive polarity of the DCU\_CLK signal (meaning the data and sync signals change on the rising edge) and active-high polarity of the DCU\_HSYNC, DCU\_VSYNC and DCU\_DE signals. The user can select the polarity of the DCU\_HSYNC and DCU\_VSYNC signals via the SYN\_POL register, whether active-high or active-low. The default is active-high. The DCU\_DE signal is always active-high. Pixel clock inversion and a flexible programmable pixel clock delay are also supported. They are programmed via the DCU Clock Confide Register (DCCR) in the system clock module. The DELTA\_X and DELTA\_Y parameters are programmed via the DISP\_SIZE register. The PW\_H, BP\_H and FP\_H parameters are programmed via the HSYN PARA register. The PW\_V, BP\_V and FP\_V parameters are programmed via the VSYN\_PARA register. | Sym | Symbol | | Parameter | Value | Unit | |------------------|--------|---|----------------------------|----------------------------------------------------|------| | t <sub>PCP</sub> | CC | D | Display pixel clock period | _ | ns | | t <sub>PWH</sub> | CC | D | - 17 CF | | ns | | t <sub>BPH</sub> | CC | D | HSYNC back porch width | BP_H × t <sub>PCP</sub> | | | t <sub>FPH</sub> | СС | D | HSYNC front porch width | FP_H × t <sub>PCP</sub> | ns | | t <sub>SW</sub> | CC | D | Screen width | DELTA_X × t <sub>PCP</sub> | ns | | t <sub>HSP</sub> | CC | D | HSYNC (line) period | (PW_H + BP_H + FP_H + DELTA_X ) × t <sub>PCP</sub> | | | t <sub>PWV</sub> | CC | D | VSYNC pulse width | $PWV \times t_{HSP}$ | | Table 55. LCD interface timing parameters—horizontal and vertical PXD10 Microcontroller Data Sheet, Rev. 1 <sup>1.</sup> In Figure 29, the "DCU\_LD[23:0]" signal is an aggregation of the DCU's RGB signals—DCU\_R[0:7], DCU\_G[0:7] and DCU\_B[0:7]. Table 55. LCD interface timing parameters—horizontal and vertical (continued) | Sym | Symbol C Parameter | | Parameter | Value | Unit | |------------------|--------------------|--------------------------|-------------------------|-------------------------------------------------|------| | t <sub>BPV</sub> | CC | D VSYNC back porch width | | BP_V × t <sub>HSP</sub> | | | t <sub>FPV</sub> | CC | D | VSYNC front porch width | $FP_V \times t_{HSP}$ | | | t <sub>SH</sub> | CC | D | Screen height | DELTA_Y × t <sub>HSP</sub> | | | t <sub>VSP</sub> | CC | D | VSYNC (frame) period | $(PW_V + BP_V + FP_V + DELTA_Y) \times t_{HSP}$ | ns | Figure 30. Horizontal sync timing Figure 31. Vertical sync pulse ### 3.20.3.2 Interface to TFT LCD panels ### PXD10 Microcontroller Data Sheet, Rev. 1 | Table 56. TFT LCD interface timing parameters 1,2,3,4 | |-------------------------------------------------------| |-------------------------------------------------------| | Sym | ahol | С | Parameter | | Value | | Unit | |------------------|------|---|---------------------------------------------------|-------|-------|-----|------| | Joyn | iboi | | r ai ainetei | Min | Тур | Max | | | t <sub>CKP</sub> | CC | D | PDI clock period | 15.25 | _ | _ | ns | | $\Delta_{CK}$ | СС | D | PDI clock duty cycle | 40 | _ | 60 | % | | t <sub>DSU</sub> | СС | D | PDI data setup time | 9.5 | _ | _ | ns | | t <sub>DHD</sub> | CC | D | PDI data access hold time | 4.5 | _ | _ | ns | | t <sub>CSU</sub> | СС | D | PDI control signal setup time | 9.5 | _ | _ | ns | | t <sub>CHD</sub> | СС | D | PDI control signal hold time | 4.5 | _ | _ | ns | | | CC | D | TFT interface data valid after pixel clock | _ | _ | 6 | ns | | | СС | D | TFT interface VSYNC valid after pixel clock | _ | _ | 5.5 | ns | | | СС | D | TFT interface DE valid after pixel clock | _ | _ | 5.6 | ns | | | СС | D | TFT interface hold time for data and control bits | 2 | _ | _ | ns | | | СС | D | Relative skew between the data bits | _ | _ | 3.7 | ns | $<sup>^4</sup>$ Load C<sub>L</sub> = 25 pF for panel frequency from 20 to 32 MHz Figure 32. TFT LCD interface timing parameters #### 3.20.4 External Interrupt (IRQ) and Non-Maskable Interrupt (NMI) timing NOTES: 1 The characteristics in this table are based on the assumption that data is output at positive edge and displays latch data on negative edge <sup>&</sup>lt;sup>2</sup> Intra bit skew is less than 2 ns $<sup>^{3}</sup>$ Load C<sub>L</sub> = 50 pF for panel frequency up to 20 MHz ### Table 57. IRQ and NMI timing | No. | Sym | hol | С | Parameter | Va | Unit | | |-----|-------------------|-----|---|----------------------------------------|-----|------|----| | | - Oyiii | DOI | | i di dinotoi | | Max | | | 1 | t <sub>IPWL</sub> | CC | Т | IRQ/NMI Pulse Width Low | 200 | _ | ns | | 2 | t <sub>IPWH</sub> | CC | Т | IRQ/NMI Pulse Width High | 200 | _ | ns | | 3 | t <sub>ICYC</sub> | CC | Т | IRQ/NMI Edge to Edge Time <sup>1</sup> | 400 | _ | ns | # NOTES: <sup>&</sup>lt;sup>1</sup> Applies when IRQ/NMI pins are configured for rising edge or falling edge events, but not both. Figure 33. IRQ and NMI timing ### 3.20.5 eMIOS timing Table 58. eMIOS timing<sup>1</sup> | No. | Symb | nol . | C | Parameter | Va | Unit | | |------|----------------------|-------|---|--------------------------|------------------|------|------------------| | 140. | - Cyllis | .01 | | i diametei | Min <sup>2</sup> | Max | Oilit | | 1 | t <sub>MIPW</sub> CC | | D | eMIOS input pulse width | 4 | _ | t <sub>CYC</sub> | | 2 | t <sub>MOPW</sub> CC | | D | eMIOS output pulse width | 1 | | t <sub>CYC</sub> | #### NOTES: <sup>1</sup> eMIOS timing specified at $f_{SYS}$ = 64 MHz, $V_{DD12}$ = 1.14 V to 1.32 V, VDDE\_x = 3.0 V to 5.5 V, $T_A$ = -40 to 105 °C, and $C_L$ = 50 pF with SRC = 0b00 <sup>&</sup>lt;sup>2</sup> There is no limitation on the peripheral for setting the minimum pulse width, the actual width is restricted by the pad delays. Refer to the pad specification section for the details. ### 3.20.6 FlexCAN timing The CAN functions are available as TX pins at normal IO pads and as RX pins at the always on domain. There is no filter for the wakeup dominant pulse. Any high-to-low edge can cause wakeup if configured. Table 59. FlexCAN timing<sup>1</sup> | No. | Symbol | | | Parameter | | Value | | | |------|--------------------|----------------------------|---|-----------------------------------------------------------|---|-------|------|--| | 110. | o. Oyiiiboi | | С | r drainetei | | Max | Unit | | | 1 | t <sub>CANOV</sub> | CC | D | CTNX Output Valid after CLKOUT Rising Edge (Output Delay) | _ | 22.48 | ns | | | 2 | t <sub>CANSU</sub> | U CC D CNRX Input Valid to | | CNRX Input Valid to CLKOUT Rising Edge (Setup Time) | _ | 12.46 | ns | | NOTES: ### 3.20.7 Deserial Serial Peripheral Interface (DSPI) Table 60. DSPI timing<sup>1</sup> | No. | Syml | aal | С | Parameter | Conditions | Va | lue | Unit | |------|-------------------|-----|---|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------|------------------------|----------------------| | 140. | Syllii | JOI | ٥ | raiametei | Conditions | Min | Max | Oilit | | 1 | t <sub>SCK</sub> | СС | D | DSPI Cycle TIme <sup>2,3</sup> | Master (MTFE = 0)<br>Slave (MTFE = 0)<br>Slave Receive Only Mode | 62<br>62<br>62 | _<br>_<br>_ | ns<br>ns<br>ns | | 2 | t <sub>CSC</sub> | СС | D | PCS to SCK Delay <sup>4</sup> | _ | 20 | _ | ns | | 3 | t <sub>ASC</sub> | СС | D | After SCK Delay <sup>5</sup> | _ | 20 | _ | ns | | 4 | t <sub>SDC</sub> | CC | D | SCK Duty Cycle | _ | 0.4 x t <sub>SCK</sub> | 0.6 x t <sub>SCK</sub> | ns | | 5 | t <sub>A</sub> | CC | D | Slave Access Time<br>(PCSx active to SOUT driven) | SS active to SOUT valid | _ | 40 | ns | | 6 | t <sub>DIS</sub> | CC | | Slave SOUT Disable Time<br>(PCSx inactive to SOUT High-Z or<br>invalid) | SS inactive to SOUT High-Z or invalid | _ | 10 | ns | | 7 | t <sub>PCSC</sub> | | | PCSx to PCSS time | _ | 20 | _ | ns | | 8 | t <sub>PASC</sub> | | | PCSS to PCSx time | _ | 20 | _ | ns | | 9 | t <sub>SUI</sub> | CC | D | Data Setup Time for Inputs | Master (MTFE = 0) Slave Master (MTFE = 1, CPHA = 0) <sup>6</sup> Master (MTFE = 1, CPHA = 1) | 35<br>2<br>20<br>35 | —<br>—<br>—<br>— | ns<br>ns<br>ns<br>ns | | 10 | t <sub>HI</sub> | CC | D | Data Hold Time for Inputs | Master (MTFE = 0) Slave Master (MTFE = 1, CPHA = 0) <sup>6</sup> Master (MTFE = 1, CPHA = 1) | –5<br>5<br>10<br>–5 | _<br>_<br>_<br>_ | ns<br>ns<br>ns<br>ns | <sup>&</sup>lt;sup>1</sup> FlexCAN timing specified at $f_{SYS}$ = 64 MHz, $V_{DD12}$ = 1.14 V to 1.32 V, VDDE\_x = 3.0 V to 5.5 V, $T_A$ = -40 to 105 °C, and $C_L$ = 50 pF with SRC = 0b00. ### Table 60. DSPI timing<sup>1</sup> (continued) | No. | Symi | mbol | | Parameter Conditions | | Va | Unit | | |------|------------------|------|---|-----------------------------|-----------------------------|-----|------|----| | 140. | lo. Symbol | | С | raiametei | Conditions | Min | Max | | | 11 | t <sub>SUO</sub> | CC | D | Data Valid (after SCK edge) | Master (MTFE = 0) | _ | 14 | ns | | | | | | | Slave | _ | 39 | ns | | | | | | | Master (MTFE = 1, CPHA = 0) | _ | 24 | ns | | | | | | | Master (MTFE = 1, CPHA = 1) | _ | 15 | ns | | 12 | t <sub>HO</sub> | CC | D | Data Hold Time for Outputs | Master (MTFE = 0) | -3 | _ | ns | | | | | | | Slave | 6 | _ | ns | | | | | | | Master (MTFE = 1, CPHA = 0) | 12 | _ | ns | | | | | | | Master (MTFE = 1, CPHA = 1) | -3 | | ns | #### NOTES: - DSPI timing specified at VDDE\_x = 3.0 V to 5.5 V, $T_A = -40$ to 105 °C, and $C_L = 50$ pF with SRC = 0b11. - <sup>2</sup> The minimum SCK Cycle Time restricts the baud rate selection for given system clock rate. - The actual minimum SCK Cycle Time is limited by pad performance. - The maximum value is programmable in DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK], program PSSCK = 2 and CSSCK = 2 - $^{5}\,$ The maximum value is programmable in DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC] - <sup>6</sup> This delay value is corresponding to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR register. Figure 34. DSPI classic SPI timing — master, CPHA = 0 Figure 35. DSPI classic SPI timing — master, CPHA = 1 Figure 36. DSPI classic SPI timing — slave, CPHA = 0 Figure 37. DSPI classic SPI timing — slave, CPHA = 1 Figure 38. DSPI modified transfer format timing — master, CPHA = 0 Figure 39. DSPI modified transfer format timing — master, CPHA = 1 Figure 40. DSPI modified transfer format timing — slave, CPHA = 0 Figure 41. DSPI modified transfer format timing — slave, CPHA = 1 #### I<sup>2</sup>C timing 3.20.8 Table 61. I<sup>2</sup>C Input Timing Specifications — SCL and SDA | No | No. Symbol | | С | Parameter | Value | | Unit | | |------|------------|----|---|----------------------------------------------------------------|-------|-----|---------------------------|--| | 140. | | | 0 | - didinotes | | Max | | | | 1 | _ | CC | D | Start condition hold time | 2 | _ | IP-Bus Cycle <sup>1</sup> | | | 2 | _ | CC | D | Clock low time | 8 | _ | IP-Bus Cycle <sup>1</sup> | | | 4 | _ | CC | D | Data hold time | 0.0 | _ | ns | | | 6 | _ | CC | D | Clock high time | 4 | _ | IP-Bus Cycle <sup>1</sup> | | | 7 | _ | CC | D | Data setup time | 0.0 | _ | ns | | | 8 | _ | CC | D | Start condition setup time (for repeated start condition only) | 2 | _ | IP-Bus Cycle <sup>1</sup> | | | 9 | _ | CC | D | Stop condition setup time | 2 | _ | IP-Bus Cycle <sup>1</sup> | | NOTES: 1 Inter Peripheral Clock is the clock at which the I<sup>2</sup>C peripheral is working in the device | No | No. Symbol | | С | Parameter | Value | | Unit | | |----------------|------------|----|---|----------------------------------------------------------------|-------|------|---------------------------|--| | 110. | | | | 1 31 3111000 | | Max | Onne | | | 1 <sup>1</sup> | _ | CC | D | Start condition hold time | 6 | _ | IP-Bus Cycle <sup>2</sup> | | | 2 <sup>1</sup> | _ | CC | D | Clock low time | 10 | _ | IP-Bus Cycle <sup>1</sup> | | | 3 <sup>3</sup> | _ | CC | D | SCL/SDA rise time | _ | 99.6 | ns | | | 41 | _ | CC | D | Data hold time | 7 | _ | IP-Bus Cycle <sup>1</sup> | | | 5 <sup>1</sup> | _ | CC | D | SCL/SDA fall time | _ | 99.5 | ns | | | 6 <sup>1</sup> | _ | CC | D | Clock high time | 10 | _ | IP-Bus Cycle <sup>1</sup> | | | 7 <sup>1</sup> | _ | CC | D | Data setup time | 2 | _ | IP-Bus Cycle <sup>1</sup> | | | 8 <sup>1</sup> | _ | CC | D | Start condition setup time (for repeated start condition only) | 20 | _ | IP-Bus Cycle <sup>1</sup> | | | 9 <sup>1</sup> | _ | CC | D | Stop condition setup time | 10 | _ | IP-Bus Cycle <sup>1</sup> | | Table 62. I<sup>2</sup>C Output Timing Specifications — SCL and SDA NOTES: Because SCL and SDA are open-drain-type outputs, which the processor can only actively drive low, the time SCL or SDA takes to reach a high level depends on external signal capacitance and pull-up resistor values. Figure 42. I<sup>2</sup>C input/output timing ### 3.20.9 QuadSPI timing The following notes apply to Table 63: - All data are based on a negative edge data launch from PXD10 and a positive edge data capture as shown in the timing diagrams. - Typical values are provided from center-split material at 25 $^{\circ}$ C and 3.3 V. Minimum and maximum values are from a temperature variation of –45 $^{\circ}$ C to 105 $^{\circ}$ C and the following supply conditions: - IO voltage: 3.2 V, core supply: 1.2 V Programming IBFD (I<sup>2</sup>C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I<sup>2</sup>C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed in IFDR. <sup>&</sup>lt;sup>2</sup> Inter Peripheral Clock is the clock at which the I<sup>2</sup>C peripheral is working in the device - IO voltage: 3.6 V, core supply: 1.2 V - All measurements are taken at 70% of VDDE levels for clock pin and 50% of VDDE level for data pins. - Timings correspond to QSPI\_SMPR = 0x0000\_000x. See the *PXD10 Microcontroller Reference Manual* for details. - A negative value of hold is an indication of pad delay on the clock pad (delay between the edge capturing data inside the device and the edge appearing at the pin). - Values are with a load of 15pF on the output pins. Table 63. QuadSPI timing | Sum | hol | | C Parameter – | | Unit | | | |-----------------|-----|---|-----------------------------------------|-------|------|------|----| | Symbol | | | i diametei | Min | Тур | Max | | | t <sub>CQ</sub> | CC | Т | Clock to Q delay | 1.60 | 2.4 | 5.33 | ns | | t <sub>S</sub> | СС | Т | Setup time for incoming data | 6.1 | 9.4 | 12.1 | ns | | t <sub>H</sub> | СС | Т | Hold time requirement for incoming data | -12.5 | -8.5 | -7.5 | ns | | t <sub>R</sub> | СС | Т | Clock pad rise time | 0.4 | 0.6 | 1.0 | ns | | t <sub>F</sub> | СС | Т | Clock pad fall time | 0.3 | 0.5 | 0.9 | ns | 1. Last address out Figure 43. QuadSPI output timing diagram 121 - 1. Last address out - 2. Address captured at flash - 3. Data out from flash - 4. Ideal data capture edge - 5. Delayed data capture edge with QSPI\_SMPR=0x0000\_000x 6. Delayed data capture edge with QSPI\_SMPR=0x0000\_002x - 7. Delayed data capture edge with QSPI\_SMPR=0x0000\_004x - 8. Delayed data capture edge with QSPI\_SMPR=0x0000\_006x Figure 44. QuadSPI input timing diagram The clock profile in Figure 45 is measured at 30% to 70% levels of VDDE. Figure 45. QuadSPI clock profile Package mechanical data - 4 Package mechanical data - 4.1 144 LQFP SIDE VIEW | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|-----------|---------------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASS23177W | REV: F | | 144 LEAD LQFP | TUIOI | CASE NUMBER | 2: 918–03 | 20 MAY 2005 | | 20 X 20, 0.5 PITCH, 1.4 | - THICK | STANDARD: NON-JEDEC | | | Figure 46. LQFP144 mechanical drawing (Part 1 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 #### Package mechanical data | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|-----------|---------------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASS23177W | REV: F | | 144 LEAD LQFP<br>20 X 20, 0.5 PITCH, 1.4 | THICK | CASE NUMBER | 2: 918–03 | 20 MAY 2005 | | 20 / 20, 0.3 111011, 1.4 | FILITOR | STANDARD: NON-JEDEC | | | Figure 47. LQFP144 mechanical drawing (Part 2 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. $\sqrt{3}$ .\datums b, c and d to be determined at datum plane H. 4. THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 mm. 75. THIS DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. $\sqrt{7}$ . This dimensions are determined at the seating plane, datum a. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | ECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASS23177W | REV: F | | 144 LEAD LQFP<br>20 X 20, 0.5 PITCH, 1.4 THICK | | CASE NUMBER | 2: 918–03 | 20 MAY 2005 | | | | STANDARD: NO | N-JEDEC | | Figure 48. LQFP144 mechanical drawing (Part 3 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 ### 4.2 176 LQFP Figure 49. LQFP176 mechanical drawing (Part 1 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | : 98ASS23479W | REV: B | | 176 LD TQFP,<br>24 X 24 PKG, 0.5 PITCH, 1 | 4 THICK | CASE NUMBER | 2: 1101-01 | 02 JUN 2005 | | 24 X 24 FNG, 0.3 FITCH, 1.4 INICH | | STANDARD: JE | DEC MS-026 BGA | | Figure 50. LQFP176 mechanical drawing (Part 2 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 #### Package mechanical data #### NOTES: - 1 DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994. - 2 DIMENSIONS IN MILLIMETERS. - 3 DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4 DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. - THIS DIMENSIONS TO BE DETERMINED AT SEATING PLANE, DATUM C. - THIS DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. THIS DIMENSIONS INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H. - THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD 0.07. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ): 98ASS23479W | REV: B | | 176 LD TQFP,<br>24 X 24 PKG, 0.5 PITCH, 1.4 THICK | | CASE NUMBER | R: 1101–01 | 02 JUN 2005 | | | | STANDARD: JE | DEC MS-026 BGA | | Figure 51. LQFP176 mechanical drawing (Part 3 of 3) PXD10 Microcontroller Data Sheet, Rev. 1 ## 5 Ordering information Qualification status Family Flash Memory Size P = Pre-qualification (engineering samples) M = Fully spec. qualified, general market flow S = Fully spec. qualified, automotive flow $D = Display Graphics & 05 = 512 \text{ KB} \\ N = Connectivity/Network & 10 = 1 \text{ MB} \\$ $R = Performance/Real\ Time\ Control$ S = Safety Note: Not all options are available on all devices. See Table 64 for more information. Figure 52. PXD10 orderable part number description Table 64. PXD10 orderable part number summary | Part number | Flash/SRAM | Package | Speed<br>(MHz) | |---------------|----------------|--------------------------|----------------| | MPXD1005VLQ64 | 512 KB / 48 KB | 144 LQFP (20 mm x 20 mm) | 64 | | MPXD1010VLQ64 | 1 MB / 48 KB | 144 LQFP (20 mm x 20 mm) | 64 | | MPXD1010VLU64 | 1 MB / 48 KB | 176 LQFP (24 mm x 24 mm) | 64 | ### 6 Revision history #### Table 65. Document revision history | Revision | Date | Substantive changes | |----------|-------------|---------------------| | 1 | 30 Sep 2011 | Initial release. | #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved. Document Number: PXD10 Rev. 1 09/2011